Electrical computers and digital processing systems: support – Synchronization of clock or timing signals – data – or pulses
Reexamination Certificate
2005-07-12
2005-07-12
Lee, Thomas (Department: 2115)
Electrical computers and digital processing systems: support
Synchronization of clock or timing signals, data, or pulses
C713S600000, C711S105000
Reexamination Certificate
active
06918046
ABSTRACT:
A high speed interface type device can reduce power consumption and a circuit area, and transmit/receive a 4 bit data in one clock period. The high speed interface type device includes a DRAM unit for generating first clock and clock bar signals which do not have a phase difference from a main clock signal, and second clock and clock bar signals having 90° phase difference from the first clock and clock bar signals in a write operation, storing an inputted 4 bit data in one period of the main clock signal according to the first clock to second clock bar signals, synchronizing the stored data with data strobe signals according to the first clock to second clock bar signals in a read operation, and outputting a 4 bit data in one period of the main clock signal, and a controller for transmitting a command, address signal and data signal synchronized with the main clock signal to the DRAM unit in the write operation, and receiving data signals from the DRAM unit in the read operation.
REFERENCES:
patent: 5726950 (1998-03-01), Okamoto et al.
patent: 6324603 (2001-11-01), Niizuma et al.
patent: 6445642 (2002-09-01), Murakami
patent: 6446158 (2002-09-01), Karabatsos
patent: 57113669 (1982-07-01), None
Wade et al, DDR-II fuels fires of DRAM debate, Jan. 28, 2000, EETIMES, pp. 4.
Jack Robertson, Group Supports Direct Rambus DRAM Alternative, Apr. 29, 1999, TechWeb, p. 1.
Preliminary publication of JEDEC Semiconductor Memory Standards, Aug. 1999, pp. 72.
JEDEC Standard, Double Data Rate (DDR) SDRAM Specification, Jun. 2000, pp. 72.
Joo Jong Doo
Park Yong Jae
Hynix / Semiconductor Inc.
Lee Thomas
Pillsbury Winthrop Shaw & Pittman LLP
Suryawanshi Suresh
LandOfFree
High speed interface device for reducing power consumption,... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with High speed interface device for reducing power consumption,..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High speed interface device for reducing power consumption,... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3432848