Full CMOS SRAM cell

Active solid-state devices (e.g. – transistors – solid-state diode – Fet configuration adapted for use as static memory cell

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S904000

Reexamination Certificate

active

06479905

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a semiconductor device, and more particularly, to a full complementary metal oxide semiconductor (CMOS) static random access memory (SRAM) cell.
2. Description of the Related Art
Among semiconductor memory devices, static random access memories (SRAMs) consume less power than and operate faster than dynamic random access memories (DRAMs). Thus, SRAMs are widely used for cache memory devices for computers or portable electronic products.
Memory cells for SRAMs are largely divided into two types; one is a high load resistor cell having a high resistance as its load element, and the other is a CMOS cell having a PMOS transistor as its load element. CMOS cells are subdivided into two types; one is a thin film transistor cell having a thin film transistor as its load element, and the other is a fall CMOS cell having a bulk transistor as its load element.
FIG. 1
is a schematic equivalent circuit diagram of a general CMOS cell. Referring to
FIG. 1
, the CMOS cell includes a pair of driver transistors TD
1
and TD
2
, a pair of transfer transistors TA
1
and TA
2
, and a pair of load transistors TL
1
and TL
2
. In the circuit shown in
FIG. 1
, the pair of driver transistors TD
1
and TD
2
and the pair of transfer transistors TA
1
and TA
2
are all NMOS transistors, while the pair of load transistors TL
1
and TL
2
are both PMOS transistors.
The first driver transistor TD
1
and the first transfer transistor TA
1
are serially connected to each other. A source region of the first driver transistor TD
1
is connected to a ground line Vss, and a drain region of the first transfer transistor TA
1
is connected to a first bit line BL. Likewise, the second driver transistor TD
2
and the second transfer transistor TA
2
are serially connected to each other. A source region of the second driver transistor TD
2
is connected to the ground line Vss, and a drain region of the second transfer transistor TA
2
is connected to a second bit line/BL. The second bit line/BL retains the inverted information of the first bit line BL.
Source and drain regions of the first load transistor TL
1
are connected to a power line Vcc and a drain region of the first driver transistor TD
1
at a first node, respectively. Likewise, source and drain regions of the second load transistors TL
2
are connected to the power line Vcc and a drain region of the second driver transistor TD
2
at a second node, respectively. A gate electrode of the first driver transistor TD
1
and a gate electrode of the first load transistor TL
1
are both connected to the second node. A gate electrode of the second driver transistor TD
2
and a gate electrode of the second load transistor TL
2
are both connected to the first node. Also, gate electrodes of the first and second transfer transistors TA
1
and TA
2
are connected to a word line WL.
The above-described CMOS cell has a small standby current and a large noise margin compared to the load resistor cell. Thus, CMOS cells are widely used for high-performance SRAMs which require a low power voltage.
Equivalent circuits of the CMOS SRAM cell shown in
FIG. 1
can be implemented on semiconductor substrates in various configurations. In particular, in SRAMs, the parasitic capacitance of a bit line is closely related to the operating speed of an SRAM device. Therefore, the parasitic capacitance of a bit line must be designed to be as small as possible, and the resistance of a bit line must be low. As a result, it is often desirable that bit lines and the spaces between them be wide, i.e., that the bit lines high large pitch.
SUMMARY OF THE INVENTION
It is an object of the present invention to provide a full CMOS SRAM cell which can maximize the pitch of bit lines.
The present invention provides a full complementary metal oxide semiconductor (CMOS) static random access memory (SRAM) cell including first and second active regions formed in a semiconductor substrate. A word line traverses first and second areas of the second active region, and first and second gate electrodes are arranged to be perpendicular to the word line. The first and second gate electrodes are parallel to each other and traverse the first and second active regions, respectively. A power line is electrically connected to a first common source region and is arranged parallel to the word line. The first common source region is the first active region between the first gate electrode and the second gate electrode. A ground line is electrically connected to a second common source region and is arranged parallel to the word line. The second common source region is the second active region between the first gate electrode and the second gate electrode. First and second bit lines are arranged to be perpendicular to the word line and parallel to each other.
In one embodiment, the first and second active regions can be formed in a first conductivity type well and a second conductivity type well, respectively. The first and second conductivity types can be N-type and P-type, respectively.
In one embodiment, the first active region can be formed in a “T” shape. The second active region can be formed in an upside-down or inverted “T” shape symmetrical with the first active region. The second active region can include extending portions which extend from ends of both wings of the inverted “T” shape in a direction opposite to the first active region. The word line can traverse the extending portions of the second active region.
The word line, the first gate electrode and the second gate electrode can be formed by patterning a first conductive layer. The ground line and the power line can be formed of a second conductive layer different from the first conductive layer. Here, the word line may be formed of a conductive layer different from the first and second gate electrodes. Also, the first and second bit lines can be formed of a third conductive layer different from the first and second conductive layers.
The full CMOS SRAM cell can further include a first local interconnection for electrically connecting a portion of the second active region, a portion of the first active region and the second gate electrode, wherein the part of the second active region faces the second common source region among the second active regions at both sides of the, first gate electrode, and the part of the first active region faces the first common source region among the first active regions at both sides of the first gate electrode. The full CMOS SRAM cell can also include a second local interconnection for electrically connecting a portion of the second active region, a portion of the first active region and the first agate electrode, wherein the part of the second active region faces the second common source region among the second active regions at both sides of the second gate electrode and the part of the first active region faces the first common source region among the first active region at both sides of the second gate electrode. Here, the first and second active regions electrically connected to the second gate electrode correspond to a first node region, and the first-and second active regions electrically connected to the first gate electrode correspond to a second node region. In one embodiment, the first and second local interconnections can be formed of a second conductive layer. Also, in one embodiment, the first and second bit lines can be formed of a third conductive layer.
The word line and the second active region traversing the word line constitute first and second transfer transistors. The first gate electrode and the second active region traversing the first gate electrode constitute a first driver transistor, and the second gate electrode and the second active region traversing the second gate electrode constitute a second driver transistor. Likewise, the first gate electrode and the first active region traversing the first gate electrode constitute a first load transistor, and the second gate electrode and the first active region

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Full CMOS SRAM cell does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Full CMOS SRAM cell, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Full CMOS SRAM cell will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2977250

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.