Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2002-08-23
2003-06-17
Chaudhari, Chandra (Department: 2813)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S270000, C438S589000
Reexamination Certificate
active
06579759
ABSTRACT:
TECHNICAL FIELD
The field of the invention is that of forming three-dimensional structures in integrated circuit processing, in particular DRAM cells and other structures involving vertical transistors.
BACKGROUND OF THE INVENTION
State of the art Trench capacitor DRAMs use cells with vertical transistors in order to reduce space by stacking the transistor generally above the capacitor and to avoid problems with scaling the pass transistor.
Since the trench capacitor center electrode is located in the trench that also holds the transistor gate, the current path through the transistor body must extend transversely outside the trench and into the semiconductor substrate.
In the case of stacked capacitor cells with buried bitlines or in the case of buried wiring levels below vertical transistors, the current path must similarly extend transversely outside the trench carrying the buried bitline or wiring level.
Prior art methods of introducing dopants into the substrate have involved outdiffusing from a heavily doped layer of poly (the inner electrode) and heating the wafer to drive the dopant into the substrate. As dimensions shrink, the inevitable manufacturing process fluctuations result in a greater percentage variation in vertical height between the capacitor and the transistor. At the same time, reduction in ground rules requires closer lateral spacing between cells and prevents the use of an increased dopant outdiffusion to provide a reliable current path.
SUMMARY OF THE INVENTION
The invention relates to a method of making a three-dimensional electrical structure making contact between two circuit elements that are separated vertically and horizontally.
A feature of the invention is the diffusion of dopant from an aperture cut into a semiconductor substrate, thereby extending a conductive path laterally into the substrate.
Another feature of the invention is the opening of a diffusion window in the sidewall of a trench for entry of dopant to form a self-aligned conductive path.
Another feature of the invention is the use of a temporary spacer to provide the correct vertical location for a hardmask formed on the interior of a trench.
Yet another feature of the invention is the use of a temporary layer to define a diffusion window for diffusion of dopant into the substrate to form a self-aligned extension of the buried strap in a DRAM cell having a vertical transistor.
Yet another feature of the invention is the formation of a diffusion window for diffusion of a dopant into the (single crystal) substrate to form a self-aligned extension of a dopant in the substrate with vertical transistors and buried bitline or wiring level.
REFERENCES:
patent: 6222218 (2001-04-01), Jammy et al.
patent: 6406970 (2002-06-01), Kudelka et al.
patent: 6414347 (2002-07-01), Divakaruni et al.
patent: 6432774 (2002-08-01), Heo et al.
Beintner Jochen
Chudzik Michael Patrick
Divakaruni Ramachandra
Jammy Rajarao
Chaudhari Chandra
International Business Machines - Corporation
Petraske Eric W.
LandOfFree
Formation of self-aligned buried strap connector does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Formation of self-aligned buried strap connector, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Formation of self-aligned buried strap connector will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3138428