Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
1998-06-15
2001-11-27
Trinh, Michael (Department: 2822)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S593000
Reexamination Certificate
active
06323086
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention generally relates to a flash memory and a method of forming a flash memory, and more specifically a method of forming a flash memory cell using an asymmetric control gate with a sidewall floating gate.
2. Description of the Related Art
A flash memory is unique in providing fast compact storage which is both nonvolatile and rewritable.
In a flash memory, the threshold voltage Vt for conduction of a field effect transistor (FET) changes state depending upon the amount of charge stored in a floating gate (FG) part of the FET. The floating gate is a charge storing region which is isolated from a more traditional gate conductor CG (control gate or “wordline”) by a thin dielectric. The states of the Vt change with the amount of charge stored by the FG.
Since the FG directly controls conductivity between source and drain in a channel, the state of a FG memory cell is determined by applying certain voltages to the source or drain of the FET and observing whether the FET conducts any current.
Flash memory cells with a sidewall floating gate occupy a smaller area than those with conventional (layered) floating gates. For example, in U.S. Pat. No. 5,115,288, sidewall gates were formed on one side of the wordline by employing an extra mask. Sidewall spacers were formed on both edges of the wordline, then removed along one of the edges using the extra mask and an etching operation. Thus, the conventional approach uses a trim mask to define the floating gate.
However, this approach is expensive and requires good control of the overlay for the spacer removal mask.
Other conventional structures also are known. For example, in one structure, polysilicon spacers on both sidewalls are used for the floating gate. One spacer sits on top of the tunnel oxide area for programming, and the other one is called “added on floating gate”. Both spacers are linked by a polysilicon body. However, a large cell size results.
In a second conventional structure, only one polysilicon spacer is used as the floating gate. A mask must be aligned to the top of the control gate, to remove the other floating gate spacer. Hence, the control gate cannot be small, since, otherwise, any misalignment will cause a problem. Therefore, this cell has difficulty in being down-scaled.
In yet another conventional structure, similar to the second conventional structure described above, a mask is needed to remove a sidewall spacer floating gate. Further, this spacer has a reentrance corner which is very difficult to be completely removed.
Thus, the conventional methods require extra process steps, material and more precise lithographic alignment, thereby resulting in increased manufacturing costs.
SUMMARY OF THE INVENTION
In view of the foregoing and other problems of the conventional systems and methods, it is an object of the present invention to provide a method for forming a flash memory structure in which there is no (or at the very least minimal) alignment concern for high density device integration.
Another object is to provide a method for forming a flash memory which may utilize phase-shift mask techniques.
In a first aspect of the present invention, a method of forming a flash memory includes forming a polysilicon wordline with a first sidewall on a first side, the first sidewall having a predetermined slope; and forming a polysilicon spacer on a second sidewall, that is less sloped (or not sloped at all) than the first sidewall, while the polysilicon on the first sidewall is being removed (e.g., by being isotropically etched away), the polysilicon spacer abuts the polysilicon wordline at only one side. The step of forming the wordline includes using a phase-shift mask.
In a second aspect of the present invention, a flash memory is provided which includes a wordline (e.g., control gate) with a slope on a first side and a vertical wall on a second side prior to deposition of polysilicon spacer material. The wordline abuts the floating gate on only one side, and the floating gate is self-isolated from adjacent floating gate devices by being discretely formed along the gate conductor.
With the unique and unobvious aspects and features of the present invention, a flash memory is formed which may or may not include a phase-shift mask, which includes less steps and material, an in which the control gate CG abuts the floating gate (FG) on one side thereof. Additionally, the FG is fabricated to an extremely small size and is self-isolated from adjacent FG devices by the gate conductor.
Further the simple process steps and self-alignment scheme of the present invention result in not only high device packing density but also decreased costs.
REFERENCES:
patent: 5068707 (1991-11-01), Pors et al.
patent: 5108939 (1992-04-01), Manley et al.
patent: 5115288 (1992-05-01), Manley
patent: 5304505 (1994-04-01), Hazani
patent: 5402374 (1995-03-01), Tsuruta et al.
patent: 5538833 (1996-07-01), Ferguson et al.
patent: 5824584 (1998-10-01), Chen et al.
patent: 5899706 (1999-05-01), Kluwe et al.
patent: 6015991 (2000-01-01), Wheeler et al.
patent: 6054345 (2000-04-01), Alsmeiser et al.
patent: 4-04-079369 (1992-03-01), None
Hsu Louis L.
Mandelman Jack A.
International Business Machines - Corporation
McGinn & Gibb PLLC
Trinh Michael
LandOfFree
Flash memory structure using sidewall floating gate having... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Flash memory structure using sidewall floating gate having..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Flash memory structure using sidewall floating gate having... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2569967