Ferroelectric memory devices having reconfigurable bit lines and

Static information storage and retrieval – Systems using particular element – Ferroelectric

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

365202, 365149, 365210, G11C 1122

Patent

active

059782501

ABSTRACT:
Integrated circuit memory devices contain a ferroelectric random access memory cell array and a ferroelectric reference cell array electrically coupled to a plurality of bit lines, a sense amplifier and a plate/bit line selection switch, coupled to the plurality of bit lines, for configuring selected bit lines as plate lines by selectively coupling first ones of the plurality of bit lines to the sense amplifier and by selectively coupling second ones of the plurality of bit lines to a plate line, in response to a column select signal. The inclusion of a selection switch and related driving circuits eliminates the need to provide extra dedicated plate lines because each of the bit lines can be at least temporarily configured as a plate line during reading and writing operations. The reference cell array also preferably comprises a plurality of ferroelectric reference cells which each comprise first and second access transistors therein and first and second ferroelectric capacitors therein which store complementary states. During a reading operation, the complementary data stored in the first and second ferroelectric reference capacitors is simultaneously provided to a portion of a first bit line which is electrically connected to a second input of a sense amplifier. Data in a memory cell within the array is also provided to another portion of the first bit line which is electrically connected to a first input of the sense amplifier. The sense amplifier is then activated to amplify a difference in potential between the different portions of the first bit line as complementary signals and then the signals are provided as output data.

REFERENCES:
patent: 5038323 (1991-08-01), Schwee
patent: 5262982 (1993-11-01), Brassington
patent: 5273927 (1993-12-01), Gnadinger
patent: 5300799 (1994-04-01), Nakamura et al.
patent: 5345414 (1994-09-01), Nakamura
patent: 5350705 (1994-09-01), Brassington et al.
patent: 5371699 (1994-12-01), Larson
patent: 5373463 (1994-12-01), Jones, Jr.
patent: 5400275 (1995-03-01), Abe et al.
patent: 5412596 (1995-05-01), Hoshiba
patent: 5414654 (1995-05-01), Kubota et al.
patent: 5424975 (1995-06-01), Lowrey et al.
patent: 5487029 (1996-01-01), Kuroda
patent: 5541871 (1996-07-01), Nishimura et al.
patent: 5550770 (1996-08-01), Kuroda
patent: 5579257 (1996-11-01), Tai
patent: 5598366 (1997-01-01), Kraus et al.
patent: 5600587 (1997-02-01), Koike
patent: 5608667 (1997-03-01), Osawa
patent: 5615144 (1997-03-01), Kimura et al.
patent: 5615145 (1997-03-01), Takeuchi et al.
patent: 5619470 (1997-04-01), Fukumoto
patent: 5640030 (1997-06-01), Kenney
patent: 5640345 (1997-06-01), Okuda et al.
patent: 5675530 (1997-10-01), Hirano et al.
patent: 5675536 (1997-10-01), Sim
patent: 5675537 (1997-10-01), Bill et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Ferroelectric memory devices having reconfigurable bit lines and does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Ferroelectric memory devices having reconfigurable bit lines and, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Ferroelectric memory devices having reconfigurable bit lines and will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2144303

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.