Semiconductor device manufacturing: process – Packaging or treatment of packaged semiconductor – Metallic housing or support
Reexamination Certificate
2011-07-19
2011-07-19
Mandala, Victor (Department: 2826)
Semiconductor device manufacturing: process
Packaging or treatment of packaged semiconductor
Metallic housing or support
C438S107000, C438S118000, C438S124000, C257SE21509
Reexamination Certificate
active
07981729
ABSTRACT:
A multi-chip stack structure and a fabrication method thereof are proposed, including providing a leadframe having a die base and a plurality of leads and disposing a first and a second chips on the two surfaces of the die base respectively; disposing the leadframe on a heating block having a cavity in a wire bonding process with the second chip received in the cavity of the heating block; performing a first wire bonding process to electrically connect the first chip to the leads through a plurality of first bonding wires, and forming a bump on one side of the leads connected with the first bonding wires; disposing the leadframe in an upside down manner to the heating block via the bump with the first chip and the first bonding wires received in the cavity of the heating block; and performing a second wire bonding process to electrically connect the second chip to the leads through a plurality of second bonding wires. The bump is used for supporting the leads to a certain height so as to keep the bonding wires from contacting the heating block and eliminate the need of using a second heating block in the second wire bonding process of the prior art, thereby saving time and costs in a fabrication process. Also, as positions where the first and second bonding wires are bonded to the leads on opposite sides of the leadframe correspond with each other, the conventional problems of adversely affected electrical performance and electrical mismatch can be prevented.
REFERENCES:
patent: 5545922 (1996-08-01), Golwalkar et al.
patent: 2007/0026573 (2007-02-01), Ismail et al.
patent: 2008/0023831 (2008-01-01), Nishimura et al.
Chang Chin-Huang
Hsiao Cheng-Hsu
Huang Chien-Ping
Huang Jung-Pin
Liu Chung-Lun
Corless Peter F.
Edwards Angell Palmer & & Dodge LLP
Jensen Steven M.
Mandala Victor
Moore Whitney
LandOfFree
Fabrication method of multi-chip stack structure does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Fabrication method of multi-chip stack structure, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Fabrication method of multi-chip stack structure will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2646111