Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Patent
1995-11-13
1998-07-14
Whitehead, Carl W.
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
257358, 257368, 257360, 257355, H01L 2976
Patent
active
057808970
ABSTRACT:
An electrostatic discharge protection device for protecting a mixed voltage integrated circuit against damage is provided which includes at least one pair of NMOS transistors connected in a cascode configuration. Each NMOS transistor pair includes a first transistor, having a drain region coupled to an I/O stage of the mixed voltage integrated circuit, and a gate region coupled to the mixed voltage integrated circuit's low power supply. The protection device also includes a second NMOS transistor, merged into the same active area as the first transistor, having a gate region and source region coupled to the ground plane of the mixed voltage integrated circuit. The drain region of the second transistor and the source region of the first transistor is constructed by a shared NMOS diffusion region. This shared diffusion region also constructs the common node coupling the source region of the first transistor to the drain region of the second. The shared diffusion area is a further benefit of the invention because its length controls the trigger voltage and the holding voltage of each cascode configured transistor pair. This electrostatic discharge protection device can be used either as a self protecting pull-down portion of a mixed voltage I/O stage or, in a further aspect of the present invention, as a separate electrostatic discharge clamp.
REFERENCES:
patent: 4630162 (1986-12-01), Bell et al.
patent: 5477078 (1995-12-01), Beigel et al.
patent: 5594266 (1997-01-01), Beigel et al.
Cianciolo Christopher J.
Digital Equipment Corporation
Whitehead Carl W.
LandOfFree
ESD protection clamp for mixed voltage I/O stages using NMOS tra does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with ESD protection clamp for mixed voltage I/O stages using NMOS tra, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and ESD protection clamp for mixed voltage I/O stages using NMOS tra will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1884743