Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Patent
1994-07-14
1996-09-17
Wojciechowicz, Edward
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
257377, 257466, 257571, 257580, 257586, 257588, 257592, 257656, 257754, 437 33, 437 34, 437 63, 437105, 437174, 437186, 437203, H01L 2976, H01L 21265
Patent
active
055571310
ABSTRACT:
A monolithic semiconductor device includes a field effect transistor and a bipolar junction transistor with an elevated emitter structure. An elevation structure raises the BJT emitter above the plane of the base. The elevation structure increases travel distance between a heavily doped base contact region and the emitter and protects against encroachment without increasing the total surface area allocated to the BJT device. A spacer oxide separates the polysilicon base contact and the elevation structure.
REFERENCES:
patent: 4157269 (1979-06-01), Ning et al.
patent: 4319932 (1982-03-01), Jambotkar
patent: 4483726 (1984-11-01), Isaac et al.
patent: 4516316 (1985-05-01), Haskell
patent: 4528047 (1985-07-01), Beyer et al.
patent: 4641416 (1987-02-01), Iranmanesh et al.
patent: 4740478 (1988-04-01), Zdebel et al.
patent: 4746623 (1988-05-01), Lane
patent: 4800171 (1989-10-01), Iranmanesh et al.
patent: 4818720 (1989-04-01), Iwasaki
patent: 4868135 (1989-09-01), Ogura et al.
patent: 4897703 (1990-01-01), Spratt et al.
patent: 4903104 (1990-02-01), Kawai et al.
patent: 4929570 (1990-05-01), Howell
patent: 4945394 (1990-07-01), Palmour et al.
patent: 4960726 (1990-10-01), Lechaton et al.
patent: 4965216 (1990-10-01), Scovell et al.
patent: 4994400 (1991-02-01), Yamaguchi et al.
patent: 5001081 (1991-03-01), Tuntasood et al.
patent: 5006476 (1991-04-01), De Jong et al.
patent: 5017990 (1991-05-01), Chen et al.
patent: 5045494 (1991-09-01), Choi et al.
patent: 5047357 (1991-09-01), Eklund
patent: 5059544 (1991-10-01), Burghartz et al.
patent: 5073516 (1991-12-01), Moslehi
patent: 5089430 (1992-02-01), Owada et al.
patent: 5096844 (1992-03-01), Knig et al.
patent: 5101256 (1992-03-01), Harame et al.
patent: 5118634 (1992-06-01), Neudeck et al.
patent: 5121184 (1992-06-01), Huang et al.
patent: 5124276 (1992-06-01), Samata et al.
patent: 5132765 (1992-07-01), Blouse et al.
patent: 5134454 (1992-07-01), Neudeck et al.
Silicon Processing for the VLSI Era, vol. 2: Process Integration; Stanley Wolf; 1990; p. 65.
High-Speed BiCMOS Technology with a Buried Twin Well Structure; Takahide Ikeda et al.; IEEE Transactions on Electron Devices, vol. Ed-34, No. 6, Jun. 1987; pp. 1304-1310.
BiCMOS Memories: Increasing Speed While Minimizing Process Complexity; Craig Lage; Solid State Technology, Aug. 1992; pp. 31-34.
Process Integration Issues for Submicron BiCMOS Technology; Robert H. Havemann et al.; Solid State Technology Jun. 1992; pp. 71-76.
Perspective on BiCMOS VLSI's; Masaharu Kubo et al.; Journal of Solid-State Circuits, vol. 23, No. 1 Feb. 1988; pp. 5-11.
AT&T Global Information Solutions Company
Bailey Wayne P.
Foote Douglas S.
Hyundai Electronics America
Symbios Logic Inc.
LandOfFree
Elevated emitter for double poly BICMOS devices does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Elevated emitter for double poly BICMOS devices, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Elevated emitter for double poly BICMOS devices will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-415188