Static information storage and retrieval – Read/write circuit – Having particular data buffer or latch
Patent
1984-07-26
1987-10-20
Fears, Terrell W.
Static information storage and retrieval
Read/write circuit
Having particular data buffer or latch
365230, G11C 1140
Patent
active
047018852
ABSTRACT:
A semiconductor dynamic read/write memory device contains an array of rows and columns of one-transistor memory cells, with a differential sense amplifier for each column of cells. The sense amplifier has a pair of balanced bit lines extending from its inputs, in a quasi-folded bit line configuration. The memory cells are not directly connected to the bit lines, but instead are coupled to bit line segments. The row address selects a cell to be connected to a segment, and also selects one of the two segments to be connected to one of the two bit lines. Instead of being interleaved one-for-one, the word lines for cells to be connected to the two bit lines are in groups one group for each segment line; the groups are interleaved. The combined segment line and bit line capacitance has a more favorable ratio to the storage capacitance, compared to the one-for-one interleaved layout.
REFERENCES:
patent: 4301518 (1981-11-01), Klaas
patent: 4494220 (1985-01-01), Dumbri et al.
Fears Terrell W.
Graham John G.
Texas Instruments Incorporated
LandOfFree
Dynamic memory array with quasi-folded bit lines does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Dynamic memory array with quasi-folded bit lines, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Dynamic memory array with quasi-folded bit lines will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1616488