Static information storage and retrieval – Read/write circuit – Precharge
Patent
1984-11-19
1987-04-07
Fears, Terrell W.
Static information storage and retrieval
Read/write circuit
Precharge
307591, 365194, 365211, G11C 1140
Patent
active
046566120
ABSTRACT:
In a DRAM, current surges during sense and restore operations are compensated. Peak current through sense amplifiers is stabilized through initiation of the sense and restore operations during the chip active period and completion of the sense and restore operation during the chip precharge period. The delay between first and second sensing signals is controlled to be longer for those temperature and power supply conditions under which the chip is operating fastest. Correspondingly, the delay between first and second sensing signals is made shorter for those temperature and power supply conditions under which the chip is operating slowest. Overall peak current is limited to that drawn through small transistors used to begin turning on the sense amplifier. The duration of the second sensing signal is responsive to the temperature and power supply variation so it endures for an acceptable period in which to complete the sense and restore function. The second sensing signal timing is not determined by the first sensing signal.
REFERENCES:
patent: 3705392 (1972-12-01), Appelt
patent: 3996481 (1976-12-01), Chu et al.
patent: 4081701 (1978-03-01), White, Jr. et al.
patent: 4222112 (1980-09-01), Clemons et al.
patent: 4223396 (1980-09-01), Kinoshita
Fears Terrell W.
Inmos Corporation
Manzo Edward D.
Wise Roger R.
LandOfFree
Dram current control technique does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Dram current control technique, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Dram current control technique will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1090403