Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Patent
1998-05-04
2000-04-18
Chaudhari, Chandra
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
438231, 438286, 438919, H01L 218238
Patent
active
060514582
ABSTRACT:
A semiconductor device is formed on a semiconductor substrate with an N-well and a P-well with source/drain sites in the N-well and in the P-well by the following steps. Form a gate oxide layer and a gate electrode layer patterned into a gate electrode stack with sidewalls over a substrate with N-well and P-well. Form N- LDS/LDD regions in the P-well. Form N- LDS/LDD regions in the P-well and P- lightly doped halo regions in the P-well below the source site and the drain site in the P-well. Form a counter doped halo region doped with N type dopant below the source region site in the P-well. Form spacers on the gate electrode sidewalls. Then, form lightly doped regions self-aligned with the gate electrode in the source/drain sites. Form N+ type doped source/drain regions deeper than the N- LDS/LDD regions in the P-well in the source/drain sites. Form P+ type doped source/drain regions deeper than the P- LDS/LDD regions in the N-well in the source/drain sites.
REFERENCES:
patent: 4703551 (1987-11-01), Szluk et al.
patent: 5110750 (1992-05-01), Yoshida
patent: 5496751 (1996-03-01), Wei et al.
patent: 5534449 (1996-07-01), Dennison et al.
patent: 5595919 (1997-01-01), Pan
patent: 5650340 (1997-07-01), Burr et al.
patent: 5851866 (1998-12-01), Son
patent: 5946564 (1999-08-01), Wu et al.
Liang Mong-Song
Wong Shyh-Chyi
Ackerman Stephen B.
Chaudhari Chandra
Jones II Graham S.
Saile George O.
Taiwan Semiconductor Manufacturing Company
LandOfFree
Drain and source engineering for ESD-protection transistors does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Drain and source engineering for ESD-protection transistors, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Drain and source engineering for ESD-protection transistors will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2335768