Computer-aided design and analysis of circuits and semiconductor – Nanotechnology related integrated circuit design
Reexamination Certificate
1999-09-30
2002-07-16
Smith, Matthew (Department: 2825)
Computer-aided design and analysis of circuits and semiconductor
Nanotechnology related integrated circuit design
C700S110000, C702S059000, C702S103000, C702S118000, C324S520000, C324S765010
Reexamination Certificate
active
06421811
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates generally to semiconductor devices and their fabrication and, more particularly, to semiconductor devices and their manufacture involving testing the devices for defects.
BACKGROUND OF THE INVENTION
The semiconductor industry has recently experienced technological advances that have permitted dramatic increases in circuit density and complexity, and equally dramatic decreases in power consumption and package sizes. Present semiconductor technology now permits single-chip microprocessors with many millions of transistors operating at speeds of hundreds of millions of instructions per second to be packaged in relatively small, air-cooled semiconductor device packages. A by-product of such high-density and high functionality has been an increase in the number and complexity of the manufacturing processes, as well as an increase in the difficulties of maintaining satisfactory levels of quality control, testing the devices for defects, and providing a cost-effective product using such processes.
As the manufacturing processes for semiconductor devices and integrated circuits increase in difficulty, methods for testing and debugging these devices become increasingly important. Not only is it important to ensure that individual chips are functional, it is also important to ensure that batches of chips perform consistently. In addition, the ability to detect a defective manufacturing process early is helpful for reducing the number of defective devices manufactured.
Traditionally, integrated circuits have been tested using methods including directly accessing circuitry or devices within the integrated circuit. In addition, many methods require the circuit to be powered. Directly accessing the circuitry is difficult for several reasons. For instance, in flip-chip type dies, transistors and other circuitry are located in a very thin epitaxially-grown silicon layer in a circuit side of the die. The circuit side of the die is arranged face-down on a package substrate. This orientation provides many operational advantages. However, due to the face-down orientation of the circuit side of the die, the transistors and other circuitry near the circuit side are not readily accessible for testing, modification, or other purposes. Therefore, access to the transistors and circuitry near the circuit side is from the back side of the chip.
Since access to the transistors and circuitry in flip-chips is generally from the back side of the device, it is often necessary to mill through the back side and probe certain circuit elements in order to test the device. Milling through the back side is often difficult and time consuming. Moreover, circuitry and devices in the integrated circuit may potentially be damaged by milling processes. The difficulty, cost, and destructive aspects of existing methods for testing integrated circuits are impediments to the growth and improvement of semiconductor technologies.
SUMMARY OF THE INVENTION
The present invention is exemplified in a number of implementations and applications, some of which are summarized below. According to an example embodiment, the present invention is directed to a method for testing an integrated circuit. Acoustic energy propagation in the integrated circuit is detected and circuit defects are detected as a function of the acoustic energy.
According to another example embodiment of the present invention, a system is arranged for testing an integrated circuit having circuitry in a circuit side opposite a back side The system includes a substrate removal device and a laser configured and arranged to excite circuitry in the integrated circuit. One or more acoustic energy detectors are used to detect acoustic energy. A computer is configured and arranged to use the detected acoustic energy and generate a parameter that can be used to detect one or more defects in the integrated circuit. For example, the defect can be detected at the computer, or it can be detected via an outside source, such as a human operator viewing a computer-generated parameter. In another example embodiment, the computer, the laser, and the acoustic energy detectors are communicatively coupled.
The above summary of the present invention is not intended to describe each illustrated embodiment or every implementation of the present invention. The figures and detailed description which follow more particularly exemplify these embodiments.
REFERENCES:
patent: 4618934 (1986-10-01), Nagase
patent: 4831565 (1989-05-01), Woodward
patent: 5101162 (1992-03-01), Webster et al.
patent: 5608526 (1997-03-01), Piwonka-Corle et al.
patent: 5633747 (1997-05-01), Nikoonahad
patent: 5719495 (1998-02-01), Moslehi
patent: 5760904 (1998-06-01), Lorraine et al.
patent: 5771094 (1998-06-01), Carter et al.
patent: 5796004 (1998-08-01), Nakaso et al.
patent: 5840023 (1998-11-01), Oraevsky et al.
patent: 6069366 (2000-05-01), Goruganthu et al.
patent: 6182510 (2001-02-01), Stanke et al.
patent: 6253621 (2001-07-01), Jarvis
patent: 6301967 (2001-10-01), Donskoy et al.
NB84124370 (“Detection of Circuit Board Via Defects by Acousto-Electric (Micro-Phonic) Means”, IBM Technical Disclosure Bulletin, vol. 27, No. 7B, Dec. 1984, pp. 4370-4372 (4 pages)).*
Deletage et al. (“Thermomechanical behavior of ceramic ball grid array based on experiments and FEM simulations”, Nineteenth IEEE/CPMT Electronics Manufacturing Technology Symposium, Oct. 14, 1996, pp. 91-98).*
Semmens et al. (“Nondestructive evaluation of debonding within plastic integrated circuit packages using different methods of acoustic microscopy”, 7th IEEE/CHMT International Electronic Manufacturing Technology Symposium, Sep. 25, 1989, p. 322).*
NN87024105 (“Non-Destructive, Non-Contacting Test of Si Wafers by Thermore-Flectance”, IBM Technical Disclosure Bulletin, vol. 29, No. 9, Feb. 1987, pp. 4105-4113 (14 pages)).*
A. Grossman et al., “A new millimeter free electron laser using a relativistic beam with sprialing electrons,” Phys. Fluids 26(1), Jan. 1983, 1983 American Institute of Physics, pp. 337-343.
S. T. Zavtrak, “Free gas bubbles acoustic laser,” The Institute of Nuclear Problems, Bobruiskaya Str., 11, Minsk 220050, Belarus, 1995 Elsevier Science B. V., A358(1995) pp. 473-474.
Birdsley Jeffrey D.
Bruce Michael R.
Davis Brennan V.
Goruganthu Rama R.
Ring Rosalinda M.
Kik Phallaka
Smith Matthew
LandOfFree
Defect detection via acoustic analysis does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Defect detection via acoustic analysis, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Defect detection via acoustic analysis will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2846960