Static information storage and retrieval – Read/write circuit – Bad bit
Patent
1998-04-09
1999-05-25
Le, Vu A.
Static information storage and retrieval
Read/write circuit
Bad bit
365201, 365203, 3652257, 365194, G11C 700
Patent
active
059075147
ABSTRACT:
A circuit and method are shown for controlling a redundant memory cell of an integrated memory circuit. The circuit includes a decoder, a precharge enable unit, a redundant controller, a redundant enable signal generator, and a redundant memory cell array. The precharge enable unit is connected to the decoder, and responds to a precharge enable signal by precharging the output terminal of decoder. The decoder responds to a first row address signal by discharging the output terminal of the decoder unless the value of the row address signal corresponds to a programmed address of the decoder. The redundant enable signal generator samples the voltage level of the output terminal of the decoder under control of a redundant control signal of the redundant controller in order to generate a redundant cell enable signal. The redundant controller generates the redundant control signal in response to a second row address signal, where the redundant controller delays the redundant control signal by a predetermined time interval in response to a stress test signal which is active during a stress test in order to allow the decoder sufficient time to discharge the output terminal during the stress test. The redundant memory cell array is connected to the redundant enable signal generator and responds to the redundant enable signal.
REFERENCES:
patent: 5732032 (1998-03-01), Park et al.
Lee Jae-Woong
Yoo Jei-Hwan
Le Vu A.
Samsung Electronics Co,. Ltd.
LandOfFree
Circuit and method for controlling a redundant memory cell in an does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Circuit and method for controlling a redundant memory cell in an, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Circuit and method for controlling a redundant memory cell in an will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-405404