Electrical computers and digital processing systems: processing – Processing control
Reexamination Certificate
2011-02-22
2011-02-22
Chan, Eddie P (Department: 2183)
Electrical computers and digital processing systems: processing
Processing control
Reexamination Certificate
active
07895415
ABSTRACT:
Apparatus and computing systems associated with cache sharing based thread control are described. One embodiment includes a memory to store a thread control instruction and a processor to execute the thread control instruction. The processor is coupled to the memory. The processor includes a first unit to dynamically determine a cache sharing behavior between threads in a multi-threaded computing system and a second unit to dynamically control the composition of a set of threads in the multi-threaded computing system. The composition of the set of threads is based, at least in part, on thread affinity as exhibited by cache-sharing behavior. The thread control instruction controls the operation of the first unit and the second unit.
REFERENCES:
Suh et. al; A New Memory Monitoring Scheme for Memory-Aware Scheduling and Partitioning; 2002; IEEE.
Suh et al.; Dynamic Cache Partioning for Simultaneous Multithreading Systems; 2001; CSAIL.
Kim et al.; Fair Cache Sharing and Partioning in a Chip Multiprocessor Architecture; 2004; PACT.
Settle et al.; A Dynamically Reconfigurable Cache for Multithreaded Processors; Apr. 2006.
Abella Jaume
Codina Josep M.
Gibert Enric
Gonzalez Antonio
Illikkal Ramesh G.
Chan Eddie P
Faherty Corey
Intel Corporation
Trop Pruner & Hu P.C.
LandOfFree
Cache sharing based thread control does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Cache sharing based thread control, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Cache sharing based thread control will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2639858