Pulse or digital communications – Synchronizers – Phase displacement – slip or jitter correction
Patent
1994-05-26
1996-01-23
Chin, Stephen
Pulse or digital communications
Synchronizers
Phase displacement, slip or jitter correction
331 11, 331 34, 331 1A, H03D 324
Patent
active
054870933
ABSTRACT:
An autoranging digital/analog (D/A) phase locked loop (PLL) 10 includes a frequency discriminator circuit 12 connected to a shift register 14. Shift register 14 is connected to a voltage controlled oscillator circuit (VCO) 16. VCO 16 is connected to generic counter 17. Counter 17 is optional in this preferred embodiment. Counter 17 is connected to a phase detector 13 and frequency discriminator 12. Phase detector 13 is connected to a charge pump control circuit 15. Charge pump control circuit 15 is also connected to VCO 16. A second generic counter 11 is connected to frequency discriminator 12. Second counter 11 is also optional in this preferred embodiment. First generic counter 17 and second generic counter 11 can be implemented to reduce the phase detector frequency relative to VCO 16 or a reference clock signal frequency. Ratios of M to N allow frequency multiplication or division of VCO 16 relative to the reference clock signal frequency. A method for achieving phase lock between a first signal and a second signal, in accordance with the present invention, comprises the steps of comparing the phases of the first signal and the second signal, adjusting the frequency of the second signal in a digital fashion until the phases of the first signal and second signal are within a predetermined phase relationship; and adjusting the frequency of the second signal in an analog fashion until a phase lock is obtained between the first signal and the second signal.
REFERENCES:
patent: 4272729 (1981-06-01), Riley, Jr.
patent: 5015970 (1991-05-01), Williams et al.
patent: 5160900 (1992-11-01), Visuri
patent: 5208839 (1993-05-01), Hladik et al.
patent: 5285483 (1994-02-01), Ogawa et al.
patent: 5363419 (1994-11-01), Ho
Adresen Bernhard H.
Cline Roger A.
Chin Stephen
Donaldson Richard L.
Eschweiler Thomas G.
Kesterson James C.
Texas Instruments Incorporated
LandOfFree
Autoranging digital analog phase locked loop does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Autoranging digital analog phase locked loop, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Autoranging digital analog phase locked loop will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1510240