Error detection/correction and fault detection/recovery – Pulse or data error handling – Digital logic testing
Patent
1999-01-29
2000-07-18
Moise, Emmanuel L.
Error detection/correction and fault detection/recovery
Pulse or data error handling
Digital logic testing
714738, 324 731, G01R 3128, G06F 1100
Patent
active
060922257
ABSTRACT:
An integrated circuit (IC) tester organizes an IC test into a succession of test cycles, each test cycle being subdivided into four segments. The tester includes a separate tester channel for carrying out a test activity at each IC pin during each segment of the test cycle. The tester also includes a separate pattern generator for each channel. Each pattern generator concurrently generates four vectors at the start of each test cycle. Each vector tells the channel what activity it is to carry out during a separate segment of the test cycle. Each pattern generator includes a low-speed vector memory storing large blocks of vectors at each address and a cache memory system for caching blocks of vectors read out of the vector memory at a low frequency and then reading vectors out in sets of 16 at the higher test cycle frequency. A vector alignment circuit selects from among the cache memory output vectors to provide the four vectors to the channel for the test cycle. Thus the frequency of test activities carried out by the tester is four times greater than the cache memory read access frequency and many times the vector memory read access frequency. To conserve vector memory space when repetitive vector sequences are to be generated, the cache memory system repeatedly read accesses various vector sequences both in the vector memory and in the cache memory.
REFERENCES:
patent: 4460999 (1984-07-01), Schmidt
patent: 5012471 (1991-04-01), Powell et al.
patent: 5142223 (1992-08-01), Higashino et al.
patent: 5479414 (1995-12-01), Keller et al.
patent: 5862149 (1999-01-01), Carpenter et al.
Gruodis Algirdas Joseph
Kuglin Philip Theodore
Rask Badih John
Bedell Daniel J.
Credence Systems Corporation
Moise Emmanuel L.
LandOfFree
Algorithmic pattern generator for integrated circuit tester does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Algorithmic pattern generator for integrated circuit tester, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Algorithmic pattern generator for integrated circuit tester will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2049628