Accelerated scan circuitry and method for reducing scan test...

Error detection/correction and fault detection/recovery – Pulse or data error handling – Digital logic testing

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C714S729000

Reexamination Certificate

active

10931079

ABSTRACT:
An architecture and methodology for test data compression using combinational functions to provide serial coupling between consecutive segments of a scan-chain are described. Compressed serial-scan sequences are derived starting from scan state identifying desired Care_In values and using symbolic computations iteratively in order to determine the necessary previous scan-chain state until computed previous scan-chain state matches given known starting scan-chain state. A novel design for a new flip-flop is also presented that allows implementing scan-chains that can be easily started and stopped without requiring an additional control signal. Extensions of the architecture and methodology are discussed to handle unknown (X) values in scan-chains, proper clocking of compressed data into multiple scan-chains, the use of a data-spreading network and the use of a pseudo-random signal generator to feed the segmented scan-chains in order to implement Built In Self Test (BIST).

REFERENCES:
patent: 3784907 (1974-01-01), Eichelberger
patent: 4495629 (1985-01-01), Zasio et al.
patent: 4503537 (1985-03-01), Mcanney
patent: 5654971 (1997-08-01), Heitele et al.
patent: 5732246 (1998-03-01), Gould et al.
patent: 5867507 (1999-02-01), Beebe et al.
patent: 5909453 (1999-06-01), Kelem et al.
patent: 5991909 (1999-11-01), Rajski et al.
patent: 6237122 (2001-05-01), Maki
patent: 6324652 (2001-11-01), Henderson et al.
patent: 6327687 (2001-12-01), Rajski et al.
patent: 6606713 (2003-08-01), Kubo
patent: 2002/0170010 (2002-11-01), Saxena et al.
patent: 2002/0194565 (2002-12-01), Arabi
patent: 2004/0190331 (2004-09-01), Ross et al.
V. Agrawal et al., “A Tutorial on Built-In Self-Test, Part 1: Principles,” IEEE Design & Test of Computers, pp. 73-82, Mar. 1993.
V. Agrawal et al., “A Tutorial on Built-In Self-Test, Part 2: Applications,” IEEE Design & Test of Computers, pp. 69-77, Jun. 1993.
C. Barnhart et al., “OPMISR: The Foundation for Compressed ATPG Vectors,” IEEE ITC International Test Conference, Paper 27.4, pp. 748-757, Oct. 30-Nov. 1, 2001.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Accelerated scan circuitry and method for reducing scan test... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Accelerated scan circuitry and method for reducing scan test..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Accelerated scan circuitry and method for reducing scan test... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3762017

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.