Method to fabricate deep sub-.mu.m CMOSFETS

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

438528, 438766, 438775, 257408, H01L 21336

Patent

active

060966149

ABSTRACT:
The method of the present invention is a method to fabricate a MOS device without boron penetration. After growing a gate oxide layer, a thin stacked-amorphous-silicon layer (SAS) is deposited over the oxide layer. Subsequently, a lightly nitrogen ion is implanted into the stacked-amorphous silicon layer. The stacked-amorphous silicon layer is patterned to define a gate structure. Then, a light doped ion implantation is performed to dope ions through the gate oxide layer into the substrate to form lightly doped source and drain regions. A dielectric layer is formed over the gate structure and the gate oxide layer, and the dielectric layer is etched to form sidewall spacers. Next, a second ion implantation is performed to dope ions into the substrate to form source and drain. Finally, a thermal annealing is performed on the stacked-amorphous silicon gate and the substrate. The nitrogen ions in the stacked-amorphous silicon gate are segregated into the gate oxide layer to act as a diffusive barrier, the stacked-amorphous silicon gate being convert into ploy silicon gate and thereby forming shallow source and drain junction in the substrate.

REFERENCES:
patent: 5628221 (1997-05-01), Chao et al.
patent: 5670397 (1997-09-01), Chang et al.
patent: 5710454 (1998-01-01), Wu
patent: 5767004 (1998-06-01), Balasubramanian et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method to fabricate deep sub-.mu.m CMOSFETS does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method to fabricate deep sub-.mu.m CMOSFETS, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method to fabricate deep sub-.mu.m CMOSFETS will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-663200

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.