Channel constrained code aware interleaver

Error detection/correction and fault detection/recovery – Pulse or data error handling – Digital data error correction

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Reexamination Certificate

active

08055973

ABSTRACT:
An interleaver is constructed based on the joint constraints imposed in the channel and the code domains. A sequentially optimal algorithm is used for mapping bits in the inter-symbol interference (ISI) domain to the code domain by taking into account the ISI memory depth and the connectivity of the nodes within the parity check matrix. Primary design constraints are considered such as the parallelism factor so that the proposed system is hardware compliant in meeting high throughput requirements.

REFERENCES:
patent: 4394642 (1983-07-01), Currie et al.
patent: 6771615 (2004-08-01), Park et al.
patent: 7340664 (2008-03-01), Shen
patent: 7340669 (2008-03-01), Shen
patent: 7783936 (2010-08-01), Hall et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Channel constrained code aware interleaver does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Channel constrained code aware interleaver, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Channel constrained code aware interleaver will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-4310023

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.