Field effect transistor (FET) having nano tube and method of...

Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S025000, C257S379000, C365S151000, C438S195000, C438S280000

Reexamination Certificate

active

08053846

ABSTRACT:
A transistor includes: a semiconductor substrate; a channel region arranged on the semiconductor substrate; a source and a drain respectively arranged on either side of the channel region; and a conductive nano tube gate arranged on the semiconductor substrate to transverse the channel region between the source and the drain. Its method of manufacture includes: arranging a conductive nano tube on a surface of a semiconductor substrate; defining source and drain regions having predetermined sizes and traversing the nano tube; forming a metal layer on the source and drain regions; removing a portion of the metal layer formed on the nano tube to respectively form source and drain electrodes separated from the metal layer on either side of the nano tube; and doping a channel region below the nano tube arranged between the source and drain electrodes by ion-implanting.

REFERENCES:
patent: 5864163 (1999-01-01), Chou et al.
patent: 6515339 (2003-02-01), Shin et al.
patent: 6528370 (2003-03-01), Suzuki et al.
patent: 6730972 (2004-05-01), Ravi et al.
patent: 6962839 (2005-11-01), Wei
patent: 7476596 (2009-01-01), Lieber et al.
patent: 7579618 (2009-08-01), Adam
patent: 2002/0163079 (2002-11-01), Awano
patent: 2005/0212014 (2005-09-01), Horibe et al.
patent: 2005-116618 (2005-04-01), None
patent: 2006-024617 (2006-01-01), None
patent: 10-2003-0005990 (2001-01-01), None
patent: 10-2002-0039072 (2002-05-01), None
patent: 10-2002-0068029 (2002-08-01), None
patent: 10-2002-0095800 (2002-12-01), None
Sander J. Tans et al., “Room-temperature transistor based on a single carbon nanotube,” Nature, vol. 393, May 7, 1998, pp. 49-52.
Yuegang Zhang et al., “Electric-field-directed growth of aligned single-walled carbon nanotubes,” Applied Physics Letters, vol. 79, No. 19, Nov. 5, 2001, pp. 3155-3157.
Digh Hisamoto et al., “FinFET-A Self-Aligned Double-Gate MOSFET Scalable to 20nm,” IEEE Transactions on Electron Devices, vol. 47, No. 12, Dec. 2000, pp. 2320-2325.
Jack P. Denton et al., “Fully Depleted Dual-Gated Thin-Film SOI P-MOSFET's Fabricated in SOI Island with an Isolated Buried Polysilicon Backgate,” IEEE Electron Device Letters, vol. 17, No. 11, Nov. 1996, pp. 509-511.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Field effect transistor (FET) having nano tube and method of... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Field effect transistor (FET) having nano tube and method of..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Field effect transistor (FET) having nano tube and method of... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-4256557

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.