Embedded stressed nitride liners for CMOS performance...

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S791000, C438S142000, C257S170000, C257S018000

Reexamination Certificate

active

07615454

ABSTRACT:
The present invention provides a semiconducting device including a gate region positioned on a mesa portion of a substrate; and a nitride liner positioned on the gate region and recessed surfaces of the substrate adjacent to the gate region, the nitride liner providing a stress to a device channel underlying the gate region. The stress produced on the device channel is a longitudinal stress on the order of about 275 MPa to about 450 Mpa.

REFERENCES:
patent: 4424621 (1984-01-01), Abbas et al.
patent: 5439839 (1995-08-01), Jang
patent: 6017801 (2000-01-01), Youn
patent: 6492216 (2002-12-01), Yeo et al.
patent: 6541343 (2003-04-01), Murthy et al.
patent: 6573172 (2003-06-01), En et al.
patent: 6602771 (2003-08-01), Inoue et al.
patent: 6870179 (2005-03-01), Shaheed et al.
patent: 6960781 (2005-11-01), Currie et al.
patent: 7253481 (2007-08-01), Wang et al.
patent: 2003/0228724 (2003-12-01), Koyama
patent: 2004/0217420 (2004-11-01), Yeo et al.
patent: 2005/0093078 (2005-05-01), Chan et al.
patent: 2005/0093105 (2005-05-01), Yang et al.
patent: 2005/0116360 (2005-06-01), Huang et al.
patent: 2005/0158955 (2005-07-01), Yang et al.
Jeffrey A. Davis, et al., “Interconnect Limits on Gigascale Integration (GSI) in the 21stCentury”,Proceedings of the IEEE, vol. 89, No. 3, pp. 305-324 (2001).
“Grand Challenges”,The International Technology Roadmap For Semiconductors, pp. 9-15 (2002).
Shinya Ito, at al., “Mechanical Stress Effect of Etch-Stop Nitride and its Impact on Deep Submicron Transistor Design”,IEEE Electron Devices Meeting, 247-250 (2000).

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Embedded stressed nitride liners for CMOS performance... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Embedded stressed nitride liners for CMOS performance..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Embedded stressed nitride liners for CMOS performance... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-4142400

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.