Methods and apparatuses that reduce the size of a repair...

Error detection/correction and fault detection/recovery – Pulse or data error handling – Replacement of memory spare location – portion – or segment

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C714S718000, C714S723000, C365S200000, C365S201000

Reexamination Certificate

active

07415640

ABSTRACT:
Various methods and apparatuses are described in which a repair data container may store a concatenated repair signature for multiple memories having one or more redundant components associated with each memory. A processor contains redundancy allocation logic to execute one or more repair algorithms to generate a repair signature for each memory. The repair data container may store actual repair signatures for each memory having one or more defective memory cells detected during fault testing and dummy repair signatures for each memory with no defective memory cells. The processor may contain logic configured to compress an amount of bits making up the concatenated repair signature, to decompress the amount of bits making up the concatenated repair signature, and to compose the concatenated repair signature for all of the memories sharing the repair data container. The repair data container may have an amount of fuses to store the actual repair signatures for an adjustable subset of the multiple memories.

REFERENCES:
patent: 5204836 (1993-04-01), Reed
patent: 5350940 (1994-09-01), Rona
patent: 5831917 (1998-11-01), Vollrath
patent: 6249465 (2001-06-01), Weiss et al.
patent: 6577156 (2003-06-01), Anand et al.
patent: 6603690 (2003-08-01), Chen et al.
patent: 6804156 (2004-10-01), Ito
patent: 6822912 (2004-11-01), Shimizu et al.
patent: 2004/0153900 (2004-08-01), Adams et al.
Ouellette, M.R.; Anand, D.L.; Jakobsen, P. “Shared fuse macro for multiple embedded memory devices with redundancy”. Custom Integrated Circuits, 2001, IEEE Conference on. May 6-9, 2001 pp. 191-194.
Monica Lobetti Bodoni, et al., “An Effective Distributed BIST Architecture for RAMs”, IEEE European Test Workshop, 2000 (pp. 1-6).
Chauchin Su, et al., “A Computer Aided Engineering System for Memory BIST”, DAC, 2001 (pp. 1-4).
Yervant Zorian, et al., “Embedded-Memory Test and Repair: Infrastructure IP for SoC Yield”, IEEE CS and IEEE CASS, May-Jun. 2003 (pp. 58-66).

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Methods and apparatuses that reduce the size of a repair... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Methods and apparatuses that reduce the size of a repair..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Methods and apparatuses that reduce the size of a repair... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-4011272

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.