Method for reducing a short channel effect for NMOS devices...

Semiconductor device manufacturing: process – Formation of electrically isolated lateral semiconductive... – Recessed oxide by localized oxidation

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

Reexamination Certificate

active

07074692

ABSTRACT:
Methods of reducing a short channel phenomena for an NMOS device formed in an SOI layer, wherein the short channel phenomena is created by boron movement from a channel region to adjacent insulator regions, has been developed. A first embodiment of this invention entails the formation of a boron or nitrogen doped insulator layer located underlying the NMOS device. This is accomplished via formation of shallow trench openings in composite silicon nitride-silicon shapes, followed by lateral pull back of the silicon nitride shapes exposing portions of the top surface of the silicon shapes, followed by implantation of boron or nitrogen ions into portions of the insulator layer exposed in the STI openings and into portions of the insulator layer underlying exposed portions of the silicon shapes. A subsequent hydrogen anneal procedure finalizes the doped insulator layer which alleviates boron segregation from an overlying NMOS channel region. A second embodiment features the formation of a dielectric barrier layer on the surfaces of STI openings preventing boron from segregated to silicon oxide filled STI regions. A combination of both embodiments can be employed to reduce and prevent boron segregation to both underlying and adjacent insulator regions, thus reducing the risk of short channel phenomena.

REFERENCES:
patent: 5468657 (1995-11-01), Hsu
patent: 5656537 (1997-08-01), Iwamatsu et al.
patent: 5910672 (1999-06-01), Iwamatsu et al.
patent: 6323106 (2001-11-01), Huang et al.
patent: 6410938 (2002-06-01), Xiang
patent: 6613678 (2003-09-01), Sakaguchi et al.
patent: 2002/0022308 (2002-02-01), Ahn et al.
patent: 2003/0132428 (2003-07-01), Agarwal et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method for reducing a short channel effect for NMOS devices... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method for reducing a short channel effect for NMOS devices..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for reducing a short channel effect for NMOS devices... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3584359

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.