Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Reexamination Certificate
2001-07-09
2004-11-16
Wilczewski, Mary (Department: 2822)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
C438S244000, C438S386000, C438S387000, C438S424000
Reexamination Certificate
active
06818501
ABSTRACT:
BACKGROUND OF THE INVENTION
1. The Field of the Invention
The present invention relates generally to a method for making an improved isolation trench for a semiconductor memory device. More particularly, the present invention relates to a method for fabricating a low leakage trench for a Dynamic Random Access Memory (DRAM) cell wherein trench sidewall leakage currents from the bitline contact to the storage node and from the storage node to the substrate are minimized by an isolation oxide film that is disposed within the trench.
2. The Relevant Technology
In the microelectronics industry, a substrate refers to one or more semiconductor layers or structures which includes active or operable portions of semiconductor devices. In the context of this document, the term “semiconductive substrate” is defined to mean any construction comprising semiconductive material, including but not limited to bulk semiconductive material such as a semiconductive wafer, either alone or in assemblies comprising other materials thereon, and semiconductive material layers, either alone or in assemblies comprising other materials. The term substrate refers to any supporting structure including but not limited to the semiconductive substrates described above.
In a capacitor used in VLSI technology, it is desirable to minimize storage cell leakage in order to reduce refresh frequency requirements and to improve storage reliability. It is also desirable to increase storage cell capacity without increasing lateral geometries and without subjecting vertical storage cells to physical destruction during fabrication.
Both stack and trench DRAM cells suffer from sidewall leakage and from node-to-substrate leakage from the bitline contact. Stack DRAM cells suffer from two additional disadvantages that can result in device destruction and shorting. The first additional disadvantage is that the raised topography of the stack subjects it to the risk of being damaged in subsequent processing such as chemical-mechanical planarization (CMP), that exposes the stack. Subsequent processing, such as rapid thermal processing (RTP), can cause unwanted diffusion of dopants. The second additional disadvantage is that the configuration of the stacked capacitor requires a high aspect ratio of contacts used in connecting the stack capacitor, such as the bit line contact corridor. As one example, metal reflow into a high aspect-ratio contact requires a high amount of heat and pressure. There is also the chance of shorting out the bitline contact into the cell plate in the bitline contact corridor because both the cell plate and the bitline contact corridor are in the same horizontal plane and must intersect without making contact.
Processing of stack DRAMs requires a large amount of thermal energy. The DRAM structure is limited in its ability to withstand the thermal energy without diffusing doped elements to an extent that is destructive. This thermal energy limit is referred to as the thermal budget and must be taken into account in DRAM fabrication. Utilizing more than the entire thermal budget translates into dopant diffusion that may exceed structure design and cause device underperformance or failure. Dealing with the thermal budget adds another dimension to processing that correspondingly decreases the processing degrees of freedom.
Given the forgoing, there is a need in the art for a robust DRAM device that has a low profile above a semiconductor substrate and a highcharge storage capacity. There is also a need in the art for a DRAM device with decreased lateral geometries, and minimized charge leakage. There is also a need in the art for a method of fabricating a robust DRAM that fabricates the DRAM with only a fraction of the thermal budget presently required for similar capacity DRAMs and that allows for optional further processing such as metallization with the unused portion of the thermal budget.
BRIEF SUMMARY OF THE INVENTION
The present invention comprises a method of forming a self-aligned recessed container capacitor. The capacitor is self-aligning in its critical container cell dimensions. The capacitor also presents a low profile for a robust device such that it is less susceptible to physical damage. The capacitor of the present invention is preferably a DRAM device that avoids cell plate-bit line contact shorting by placing the cell plate and bit line contact in different horizontal planes. The capacitor of the present invention provides for a large vertical storage node-semiconductor substrate interface that cannot be achieved with horizontal interfaces without significantly increasing the lateral geometries and thus increasing the overall lateral size of the device.
The method of the present invention comprises etching a trench into a semiconductor substrate and depositing an isolation oxide film into the trench. Gate stacks are formed upon and around the trench. The isolation oxide film within the trench is patterned and etched with the aid of the gate stacks which act as self-aligning etch stops for the purpose of forming a container cell. During the etch of the container cell, critical dimensions are maintained in that the width of the container cell will not exceed the spacing between gate stacks.
The semiconductor substrate has a trench and an active area therein, and the semiconductor substrate defines a plane. An isolation film is disposed within the trench and a container cell disposed within the isolation film. The container cell has an edge that exposes an edge of the semiconductor substrate in an exposure that is substantially orthogonal to the plane of the semiconductor substrate. The etch of the container cell therefore exposes a portion of the semiconductor substrate at a vertically oriented edge thereof below and adjacent to one of the gate stacks. Storage node formation is then preferably done by chemical vapor deposition (CVD) of polysilicon. A cell dielectric is then deposited and a cell plate is deposited upon the cell dielectric, preferably by CVD.
These and other objects and features of the present invention will become more fully apparent from the following description and appended claims, or may be learned by the practice of the invention as set forth hereinafter.
REFERENCES:
patent: 4843025 (1989-06-01), Morita
patent: 4918499 (1990-04-01), Matsutani et al.
patent: 4999689 (1991-03-01), Iguchi et al.
patent: 5017506 (1991-05-01), Shen et al.
patent: 5064683 (1991-11-01), Poon et al.
patent: 5068199 (1991-11-01), Sandhu
patent: 5089868 (1992-02-01), Motonami
patent: 5168366 (1992-12-01), Sasaki
patent: 5223730 (1993-06-01), Rhodes et al.
patent: 5225698 (1993-07-01), Kim et al.
patent: 5343354 (1994-08-01), Lee et al.
patent: 5346845 (1994-09-01), Jun
patent: 5352913 (1994-10-01), Chung et al.
patent: 5416348 (1995-05-01), Jeng
patent: 5466628 (1995-11-01), Lee et al.
patent: 5521111 (1996-05-01), Sato
patent: 5550078 (1996-08-01), Sung
patent: 5563433 (1996-10-01), Nagata et al.
patent: 5665201 (1997-09-01), Sahota
patent: 5665624 (1997-09-01), Hong
patent: 5753547 (1998-05-01), Ying
patent: 5872045 (1999-02-01), Lou et al.
patent: 6114216 (2000-09-01), Yieh et al.
patent: 64-24453 (1987-07-01), None
patent: 63-001052 (1988-01-01), None
patent: 2-2672 (1990-08-01), None
Wolf et al., “Semiconductor Memory Process Integration”, Silicon Processing for the VLSI Era—vol. 2: Process Integration, Lattice Press, 1990, p. 602.*
Wolf et al., “Isolation Technologies for Integrated Circuits”, Silicon Processing for the VLSI Era—vol. 2: Process Integration, Lattice Press, 1990, p. 48.*
Wolf et al., “Hot Carrier-Resistant Processing and Device Structures”, Silicon Processing for the VLSI Era—vol. 3: The Submicron MOSFET, Lattice Press, 1995, pp. 634-636.*
Wolf, Ph.D., Stanley, Richard N. Tauber, “Thermal Oxidation of Single Crystal silicon,” Silicon Processing for the VLSI Era—vol. 1: Process Technology, Lattice Press, 1986, p. 198.*
Wolf, Ph.D., Stanley, Richard N. Tauber, “Chemical Vapor Deposition of Amorphous and Polycrystalline Films,” Silicon Processing for the VLSI Era—vol. 1: Proces
Robinson Karl M.
Walker Michael A.
Micro)n Technology, Inc.
Thomas Toniae M.
Workman Nydegger
LandOfFree
Method of making a self-aligned recessed container cell... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of making a self-aligned recessed container cell..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of making a self-aligned recessed container cell... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3350181