Semiconductor memory device with reduced current consumption dur

Static information storage and retrieval – Read/write circuit – Precharge

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

36518902, 365227, 36523004, G11C 700

Patent

active

057086150

ABSTRACT:
A semiconductor memory device with low current consumption is disclosed. A bit line selecting circuit (3) establishes electrical connection between a bit line (BL) selected during a read period and a node (N2) in response to bit line connection/selection signals (SB0 to SB4). A charge-up circuit (7) includes PMOS transistors (Q29, Q30). The PMOS transistor (Q29) has a source connected to a power supply (V.sub.DD), a drain connected to a drain of a transistor (Q10) of the bit line selecting circuit (3), and a gate receiving a read control signal (SC). The PMOS transistor (Q30) has a source connected to the power supply (V.sub.DD), a drain connected to the drain of the transistor (Q10) of the bit line selecting circuit (3), and a gate fixed at a ground level.

REFERENCES:
patent: 5040148 (1991-08-01), Nakai et al.
patent: 5331600 (1994-07-01), Higuchi

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Semiconductor memory device with reduced current consumption dur does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Semiconductor memory device with reduced current consumption dur, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor memory device with reduced current consumption dur will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-331661

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.