Methods used in fabricating gates in integrated circuit...

Semiconductor device manufacturing: process – Chemical etching – Vapor phase etching

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S706000, C438S714000

Reexamination Certificate

active

06638874

ABSTRACT:

TECHNICAL FIELD OF THE INVENTION
One or more embodiments of the present invention pertain to methods for use in fabricating gates and capacitors in integrated circuit (“IC”) devices.
Background of the Invention
As pointed out in an article by H. Shimada et al. entitled “Tantalum Nitride Metal Gate FD-SOI CMOS FETs Using Low Resistivity Self-Grown bcc-Tantalum Layer” in
IEEE Transactions on Electron Devices
, Vol. 48, No. 8, pp. 1619-1626, August 2001 (the “Shimada article”), as complementary metal oxide semiconductor (CMOS) devices are scaled down aggressively to improve their performance, advanced gate technology has become a concern. For a polysilicon gate CMOS process, it is difficult to prevent a gate dopant (for example, boron) from penetrating through a thin gate oxide in ULSI technology. This results in instability in V
th
(voltage threshold), a degradation of gate oxide reliability, and a degradation of current drivability due to polysilicon gate depletion. Further, the sheet resistance of a gate electrode using silicide technology is high in scaled devices, and is not large enough to maintain a proper aspect ratio for a gate stack. Still further, scaled polysilicon gate devices require considerably higher channel doping to achieve acceptable V
th
values, resulting in lower channel mobility due to impurity scattering. In view of these limitations, the use of a refractory metal electrode is an attractive alternative. The article further discloses tantalum nitride (TaN
x
) gate devices having a conventional planar gate structure to achieve low gate sheet resistance and low specific contact resistance.
FIG. 1
shows a block diagram of a cross section of a wafer or substrate having devices being fabricated thereon (a work-in-progress), which work-in-progress includes a TaN
x
/Ta/TaN
x
stacked metal gate structure. As shown in
FIG. 1
, structure
1000
includes: (a) wafer or substrate
1010
(for example, silicon wafer or substrate
1000
); (b) gate oxide layer
1020
disposed or formed over wafer or substrate
1010
; (c) metal gate stack
1030
that includes TaN
x
layer
1040
disposed or formed over gate oxide layer
1020
, Ta layer
1050
disposed or formed over TaN
x
layer
1040
, and TaN
x
layer
1060
disposed or formed over Ta layer
1050
; and (d) patterned photoresist layer
1070
disposed or formed over TaN
x
layer
1060
. TaN
x
layer
1060
is a protective capping layer used to protect metal gate stack
1030
from an oxidizing ambient such as might be present during source/drain annealing or ILD deposition. In addition, a TaN
x
layer is well known as serving as a barrier for copper diffusion. For one example, gate oxide layer
1020
has a thickness of about 3.8 nm; TaN layer
1040
has a thickness of about 40 nm; Ta layer
1050
has a thickness of about 120 nm; and TaN
x
layer
1060
has a thicknesses of about 40 nm.
Using the above-disclosed metal gate stack on a thin gate oxide to form an FET requires a selectivity of TaN/oxide of about 100 to 1. However, achieving such a high selectivity typically results in undercutting at an interface between the TaN layer and the gate oxide unless a passivation layer is also available at the metal gate stack sidewalls. The Shimada article discloses etching such a metal gate stack using an SF
6
/SiCl
4
chemistry, however, such an etch chemistry does not provide suitable TaN/oxide selectivity, and will also produce undercutting.
SUMMARY OF THE INVENTION
One or more embodiments of the present invention advantageously solve one or more of the above-identified problems in the art. Specifically, one embodiment of the present invention is a method used to fabricate devices on a substrate, which method is utilized at a stage of processing wherein a metal gate stack is disposed or formed over a gate oxide, which metal stack includes a refractory metal layer disposed or formed over a refractory metal barrier/adhesion layer, which method comprises steps of: (a) etching the refractory metal layer and stopping on or in the refractory metal barrier/adhesion layer; and (b) etching the refractory metal barrier/adhesion layer using a passivation etching chemistry without oxygen.


REFERENCES:
patent: 6323537 (2001-11-01), Fritzinger et al.
patent: 6358859 (2002-03-01), Lo et al.
patent: 6380008 (2002-04-01), Kwok et al.
patent: 6475922 (2002-11-01), Zheng
R. Bersin, “Abstract: Plasma etching of thin metal and dielectric films” inJ.Vac Sci. Technol., vol. 13, No. 1, Jan./Feb. 1978, p. 169.
D. B. Fraser et al. “Tantalum silicide/polycrystalline silicon—High conductivity gates for CMOS LSI applications” inJ.Vac Sci. Technol., 18(2), Mar. 1981, pp. 345-348.
H. Cho et al. “Corrosion-free dry etch patterning of magnetic random access memory stacks: Effects of ultraviolet illumination” inJ. Appl. Phys., vol. 87, No. 9, May 1, 2000, pp. 6397-6399.
H. Shimada et al. “Tantalum Nitride Metal Gate FD-SOI CMOS FETs Using Low Resistivity Self-Grown bcc-Tantalum Layer” inIEEE Trans. on Elec. Dev., vol. 48, No. 8, pp. 1619-1626, Aug., 2001.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Methods used in fabricating gates in integrated circuit... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Methods used in fabricating gates in integrated circuit..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Methods used in fabricating gates in integrated circuit... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3167803

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.