Method of forming a trench with a rounded bottom in a...

Semiconductor device manufacturing: process – Chemical etching – Combined with coating step

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S696000, C438S700000

Reexamination Certificate

active

06521538

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates to a method for manufacturing a semiconductor device having a trench formed on a semiconductor substrate, and to an insulated gate type power transistor.
2. Description of the Related Art
Recently, insulated gate type power transistors such as a MOS type power transistor and an IGBT type power transistor have adopted a trench-gate structure in which a gate is formed on a side wall of a trench so as to realize size reduction and low resistance of the device. In the trench-gate structure, the trench (deep groove) is formed on a silicon substrate by dry etching (anisotropic etching), and the gate is formed on this trench.
In an element adopting the trench-gate structure, however, electric field is liable to concentrate on an angular corner of the bottom portion of the trench, and the electric field concentration lowers a gate breakdown voltage in comparison with a device adopting a planar type structure. To solve this problem, in the conventional structure, isotropic etching is performed to the trench to round the corner of the bottom portion of the trench.
A process for rounding the corner of the bottom portion of the trench is explained as an example with reference to
FIGS. 9A
to
9
D. In this process, first, as shown in
FIG. 9A
, a trench mask
102
is formed, with an opening
102
a
for trench formation, on a silicon substrate
101
. Then, as shown in
FIG. 9B
, a trench
103
is formed on the silicon substrate
101
by anisotropic etching. The anisotropic etching produces a reaction product
104
, and forms a layer of the reaction product
104
on the inner surface of the trench
103
. Next, as shown in
FIG. 9C
, the reaction product
104
is removed from the inner surface of the trench
103
. Successively, as shown in
FIG. 9D
, isotropic etching is performed to round the corner
103
a
of the bottom portion of the trench
103
.
In the process, however, if isotropic etching is sufficiently performed to round the corner
103
a
of the trench
103
, silicon is excessively etched, which adversely affects the trench formation and device design. For example, as shown in
FIG. 9D
, the opening
103
b
of the trench
103
may be undesirably widened. This makes it difficult to fine each width and an interval of trenches.
SUMMARY OF THE INVENTION
The present invention has been made in view of the above problems. An object of the present invention is to provide a method for manufacturing a semiconductor device with a trench that has a sufficiently rounded corner at a bottom portion thereof. Another object of the present invention is to provide a method for manufacturing a semiconductor device capable of preventing excessive etching of silicon to form a trench, and of fining the trench. Still another object of the invention is to provide an insulated gate type power transistor having a fine trench.
According to one aspect of the invention, when a trench is formed on a semiconductor substrate, first, anisotropic etching is performed to form the trench, which is accompanied by deposition of a reaction product on an inner wall of the trench. Then, isotropic etching is performed to round a corner of a bottom portion of the trench using the reaction product as a mask.
In this case, because the reaction product is produced during the anisotropic etching with a thickness that is thin on the bottom portion and is thick on a side wall of the trench, it can be used as the mask for rounding the corner sufficiently by the isotropic etching. The side wall of the trench, covered by the reaction product, is hardly etched by the isotropic etching, thereby preventing excessive etching of silicon. A fine structure of the trench can be realized accordingly.
Preferably, the isotropic etching is performed under an etching condition, which suppresses etching by ions in a thickness direction perpendicular to a surface of the semiconductor substrate and enhances etching by radicals in a lateral direction parallel to the surface of the semiconductor substrate.


REFERENCES:
patent: 4693781 (1987-09-01), Leung et al.
patent: 4729815 (1988-03-01), Leung
patent: 4839306 (1989-06-01), Wakamatsu
patent: 5236861 (1993-08-01), Otsu
patent: 5321289 (1994-06-01), Baba et al.
patent: 5578518 (1996-11-01), Koike et al.
patent: 5726088 (1998-03-01), Yanagiya et al.
patent: 5891807 (1999-04-01), Muller et al.
patent: 6008131 (1999-12-01), Chen
patent: 6090718 (2000-07-01), Soga et al.
patent: 6117734 (2000-09-01), Nakamura
patent: 6198150 (2001-03-01), Gelzinis
patent: 0684637 (1995-11-01), None
patent: A-60-68650 (1985-04-01), None
patent: A-60-158642 (1985-08-01), None
patent: A-60-219759 (1985-11-01), None
patent: A-61-119056 (1986-06-01), None
patent: B2-6-18248 (1986-12-01), None
patent: 62-73737 (1987-04-01), None
patent: A-62-136065 (1987-06-01), None
patent: B2-2602808 (1987-07-01), None
patent: A-62-160731 (1987-07-01), None
patent: A-62-185353 (1987-08-01), None
patent: B2-6-24228 (1987-10-01), None
patent: A-62-293661 (1987-12-01), None
patent: A-63-2371 (1988-01-01), None
patent: B2-7-48547 (1988-05-01), None
patent: A-63-115358 (1988-05-01), None
patent: A-63-166230 (1988-07-01), None
patent: 63-229743 (1988-09-01), None
patent: A-63-229845 (1988-09-01), None
patent: A-63-278338 (1988-11-01), None
patent: 63-318768 (1988-12-01), None
patent: B2-2794565 (1989-02-01), None
patent: B2-5-75184 (1989-03-01), None
patent: 64-57623 (1989-03-01), None
patent: B2-2519474 (1989-03-01), None
patent: B2-2671312 (1989-03-01), None
patent: B2-2552152 (1989-04-01), None
patent: B2-2635607 (1989-04-01), None
patent: A-63-234534 (1989-06-01), None
patent: A-1-196134 (1989-08-01), None
patent: A-1-216538 (1989-08-01), None
patent: A-2-3956 (1990-01-01), None
patent: 2-54557 (1990-02-01), None
patent: A-2-260-424 (1990-10-01), None
patent: 2-260424 (1990-10-01), None
patent: A-2-260660 (1990-10-01), None
patent: A-271620 (1990-11-01), None
patent: A-2-271618 (1990-11-01), None
patent: A-2-271619 (1990-11-01), None
patent: A-3-147327 (1991-06-01), None
patent: A-252131 (1991-11-01), None
patent: A-4-37152 (1992-02-01), None
patent: B2-2667552 (1992-02-01), None
patent: B2-2589209 (1992-05-01), None
patent: 5-55361 (1993-03-01), None
patent: A-5-102297 (1993-04-01), None
patent: A-5-47919 (1993-08-01), None
patent: A-5-226298 (1993-09-01), None
patent: A-11-162949 (1995-06-01), None
patent: 8-203863 (1996-08-01), None
patent: A-8-203864 (1996-08-01), None
patent: B2-2647884 (1997-05-01), None
patent: A-9-162168 (1997-06-01), None
patent: A-9-283535 (1997-10-01), None
patent: A-9-307101 (1997-11-01), None
patent: 9-330928 (1997-12-01), None
patent: A-9-330928 (1997-12-01), None
patent: A-9-331063 (1997-12-01), None
patent: A-11-229119 (1998-08-01), None
patent: 10-233387 (1998-09-01), None
patent: A-11-97523 (1999-04-01), None
patent: A-11-102961 (1999-04-01), None
patent: 11-135489 (1999-05-01), None
U.S. patent application Ser. No. 09/143,513, Ishikawa et al., filed Aug. 28, 1998.
U.S. patent application Ser. No. 09/630,786, Ishikawa et al., filed Aug. 2, 2000.
U.S. patent application Ser. No. 09/758,377, Aoki et al., filed Jan. 12, 2001.
Fonash, S.J. “Damage Effects in Dry Etching” in:Solid State Technology(Apr. 1985), pp. 201-205.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method of forming a trench with a rounded bottom in a... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method of forming a trench with a rounded bottom in a..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of forming a trench with a rounded bottom in a... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3164998

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.