Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material
Reexamination Certificate
2001-02-20
2003-05-27
Fourson, George (Department: 2823)
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
To form ohmic contact to semiconductive material
C438S638000, C438S701000, C438S702000, C438S780000, C438S976000
Reexamination Certificate
active
06569760
ABSTRACT:
FIELD OF THE INVENTION
The present invention relates generally to fabrication of integrated circuit devices and specifically to methods of forming etched via structures used in the fabricated integrated circuit devices.
BACKGROUND OF THE INVENTION
A common method to etch via/trench structures in low-k intermetal dielectric (IMD) layers or low-k interlevel dielectric (ILD) layers involves forming a patterned photoresist layer over the IMD or IMD layer. A photoresist layer is formed over the structure, the photoresist layer is then selectively exposed and developed to create differing structure portions within the photoresist layer. In a positive photoresist, for example, the exposed, developed portions of the photoresist are then removed to form a patterned photoresist exposing selected portions of the underlying IMD or ILD layers which are then etched.
However the chemical reaction between photoresist and the low-k material occurs and results in footing or scumming at the development step of photolithography.
U.S. Pat. No. 6,025,259 to Yu et al describes a dual damascene process with highly selective boundary layers.
U.S. Pat. No. 6,020,255 to Tsai et al. describes a dual damascene process for borderless interconnects.
U.S. Pat. No. 5,741,626 to Jain et al. describes a dual damascene process with an anti-reflective coating (ARC) layer.
U.S. Pat. No. 6,043,001 to Hirsh et al. describes dual mask pattern transfer techniques in the fabrication of lenslet arrays.
SUMMARY OF THE INVENTION
Accordingly, it is an object of the present invention is to provide a method to etch a low-k material via/trench while avoiding a chemical reaction between the photoresist layer and the low-k material.
Another object of the present invention to prevent footing and scumming during photolithography process of low-k via/trench by preventing the chemical reaction between acid of the photoresist layer and the base of the low-k material.
Other objects will appear hereinafter.
It has now been discovered that the above and other objects of the present invention may be accomplished in the following manner. Specifically, a low-k layer is formed upon the semiconductor structure. A via opening is formed within the low-k layer. An inert polymer liner layer is formed upon the low-k layer and within the via opening. A DUV photoresist layer is formed upon the inert polymer liner layer, filling the inert polymer lined via opening. The inert polymer liner layer preventing adverse chemical reactions between the photoresist layer and portions of the low-k layer. The photoresist layer is patterned to expose the inert polymer lined via opening and portions of the inert polymer lined low-k layer adjacent the via opening. The exposed inert polymer lined via opening and portions of the inert polymer lined low-k layer adjacent the via opening and the portions of the inert polymer liner layer upon the via opening and portions of the inert polymer lined low-k layer adjacent the via opening are etched to form a structure opening. The patterned photoresist layer is removed. The structure is cleaned and a planarized metal structure is formed within the structure opening.
REFERENCES:
patent: 5741626 (1998-04-01), Jain et al.
patent: 6020255 (2000-02-01), Tsai et al.
patent: 6025259 (2000-02-01), Yu et al.
patent: 6043001 (2000-03-01), Hirsh et al.
patent: 6077733 (2000-06-01), Chen et al.
patent: 6087256 (2000-07-01), Wada
patent: 6187661 (2001-02-01), Lou
patent: 6239821 (2001-05-01), Silverbrook
patent: 6265307 (2001-07-01), Lou
patent: 6329290 (2001-12-01), Zhao
patent: 6379869 (2002-04-01), Schroeder et al.
Uhlig-M et al., “Low k (approximately=32.0) plasma CF polymer films modified by in situ deposited carbon rich adhesion layers”, 2000, Advanced Metallization Conference 1999 (AMC 1999), Abstract.*
Uhlig-M et al., “Plasma deposited CF polymer films as ultra low k intermetal dielectric, film properties and application”, 2001, First International IEEE Conference on Polymers and Adhesives in Microelectronics and Photonics, Abstract.*
Ghandhi, Sorab, “VLSI Fabrication Principles”, 1983 by John Wiley & Sons, Inc., pp. 517-520.
Lin Hua-Tai
Linliu Kung
Ackerman Stephen B.
Estrada Michelle
Fourson George
Saile George O.
Stanton Stephen G.
LandOfFree
Method to prevent poison via does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method to prevent poison via, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method to prevent poison via will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3065964