Configuration and method for producing test signals for...

Computer-aided design and analysis of circuits and semiconductor – Nanotechnology related integrated circuit design

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C716S030000, C716S030000

Reexamination Certificate

active

06618836

ABSTRACT:

BACKGROUND OF THE INVENTION
Field of the Invention
The invention lies in the field of semiconductors. The present invention relates to a configuration and to a method for producing test signals for testing a multiplicity of semiconductor chips, in which the test signals, such as address signals and data signals, can be supplied to the semiconductor chips in a precise temporal relationship with respect to a clock signal.
During the manufacture of integrated semiconductor circuits, such as semiconductor memories in particular, the testing of setup and hold times is one of the most critical procedures, which is ultimately conditional upon the extremely short duration of these test signals. This feature will be explained in more detail below with reference to
FIGS. 3
to
5
.
FIG. 3
shows a tester
1
connected up to a multiplicity of semiconductor chips
2
to
10
, as indicated schematically by dashed lines. The tester
1
provides a clock signal, denoted by the reference “clock” (cf. top half of FIG.
4
), and also an address signal, denoted by the reference “address” and a data signal DQ. If the semiconductor chips
2
to
10
are dynamic write/read memories (DRAMs), then the clock signal is used to input into the individual DRAMS the address signal or the data signal DQ during its rising edge. It is now of crucial significance that the address or data signal to be input remains stable during a certain minimum setup and hold time.
The high operating frequencies of such semiconductor memories mean that the demands on the setup and hold times are extremely high. Hence, DRAMs are currently operated at frequencies of up to 400 MHz and above, which results in theoretical times for address and data signals in an order of magnitude of no more than 2.5 ns. In practice, the theoretical value is reduced again to approximately 1 ns, which can be attributed to noise and to signal rise and fall times.
As such, the specification of memory modules provides for very short setup and hold times, which in some cases may be only a few ps. A test to observe performance within these specifications places almost impossible demands on present-day testers, as will be shown below.
By way of example, assuming that a specification is prescribed for setup and hold of 2 and 3 ns, respectively. See FIG.
4
. In context, it should be noted that the ideal signal conditions shown in
FIG. 4
for the data signal DQ and the address signal cannot be achieved in practice. Instead, conditions as shown in
FIG. 5
are to be assumed. For realistic manufacturing and test environments it should be assumed that signal coupling, signal reflections, etc. cause jitter and noise to be present on all signals output by the tester
1
. If jitter of 0.5 ns is present in the clock signal output by the tester
1
, and, if the same magnitude of the statistically independent jitter also appears on the data signal DQ or the address signal, then it can be assumed that the setup time should really be established somewhere between 1 ns and 3 ns, depending on the actual signal values as shown in the bottom half of FIG.
5
. In practice, therefore, a setup time of 1 ns needs to be set on the tester
1
. Such a setup time is required because it is the only way to ensure that the modules satisfy a specification of 2 ns because the signals actually applied are in the range from 0 to 2 ns. However, for many modules, the time requirement causes overtesting because the modules are actually operated with a setup time of below 2 ns. As such there is an increased loss of yield.
The situation means that a reliable test yield is possible only to a small extent, which raises the manufacturing costs for the semiconductor chips to an extreme degree.
To counter such difficulties, the trend in the art to date has always been to refine the testers such that they have as little jitter and noise as possible and so that the edges of the respective data and address signals have accuracies up to an order of magnitude of 25 ps. However, such testers are extremely complex and expensive, which undesirably increases the manufacturing costs for the semiconductor chips.
SUMMARY OF THE INVENTION
It is accordingly an object of the invention to provide a configuration and to a method for producing test signals for testing a multiplicity of semiconductor chips that overcomes the hereinafore-mentioned disadvantages of the heretofore-known devices and methods of this general type and that creates a simple configuration and method for producing test signals for testing a multiplicity of semiconductor chips, in which the individual test signals are supplied to the respective semiconductor chips in an extremely precise temporal sequence.
With the foregoing and other objects in view, there is provided, in accordance with the invention, a configuration for producing test signals for testing a plurality of semiconductor chips, including a clock signal source for producing a clock signal, and a tester for supplying test signals to semiconductor chips in a precise temporal sequence with respect to the clock signal, the temporal sequence of the test signals on a respective one of the semiconductor chips to be determined from the clock signal.
Therefore, the path taken by the present invention is completely different than that of the prior art to date: instead of making improvements to the tester itself, the invention provides for the test signals to be applied only to the individual semiconductor chips in the desired precise temporal relationship with respect to the clock signal. Complex measures involving the tester itself are avoided.
The present invention may also advantageously be combined with various existing Built In Self Test (BIST) techniques in order to reduce the external tester equipment to a large extent.
In accordance with a further feature of the invention, each of the semiconductor chips has at least one signal input, and latches are connected downstream of each of the signal inputs for each of the test signals. In accordance with another feature of the invention, the clock signal can be supplied to a delay locked loop (DLL) unit that uses the clock signal to produce a delayed clock signal that activates a latch connected downstream of each signal input for each test signal.
In accordance with an added feature of the invention, a switch that can be driven by a test mode signal may advantageously be provided in parallel with the latch.
With the objects of the invention in view, there is also provided a configuration for producing test signals for testing a plurality of semiconductor chips, including means for supplying test signals to semiconductor chips in a precise temporal sequence with respect to a clock signal, and means for determining from the clock signal the temporal sequence of the test signals on each of the semiconductor chips.
With the objects of the invention in view, there is also provided a method for producing test signals for testing a plurality of semiconductor chips, including supplying test signals to semiconductor chips in a precise temporal sequence with respect to a clock signal, and determining from the clock signal the temporal sequence of the test signals on each of the semiconductor chips.
In accordance with an additional mode of the invention, the semiconductor chips have signal inputs, and latches are connected downstream of each of the signal inputs for each of the test signals, a DLL unit is supplied with the clock signal, and the DLL unit uses the clock signal to produce a delayed clock signal to activate the latches.
In accordance with a concomitant mode of the invention, switches are provided in parallel with the latches, and the switches are driven with a test mode signal.
Thus, for the configuration and method according to the invention, the test signals, such as, in particular, a clock signal, an address signal, or a data signal, are no longer fed, as previously, from a tester to pads on a chip and allocated there to particular signal receivers that return the test signals to the tester after particular operations have been

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Configuration and method for producing test signals for... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Configuration and method for producing test signals for..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Configuration and method for producing test signals for... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3064776

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.