Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Reexamination Certificate
2000-10-19
2002-08-20
Dang, Trung (Department: 2823)
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
C257S346000, C438S520000, C438S525000
Reexamination Certificate
active
06437406
ABSTRACT:
STATEMENT REGARDING FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT
Not Applicable
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to FETs (Field Effect Transistors), and more particularly to those with short, e.g., less than 50 nm, gate length.
2. Description of the Related Art Including Information Disclosed Under 37 CFR 1.97 AND 1.98
As CMOS technology becomes smaller, e.g., less than 50 nm gate length, it becomes more and more difficult to improve the short channel device performance and at the same time maintain acceptable values for off-state leakage current.
One technique for trying to achieve this is the halo technique wherein extra dopant implant regions are next to the source and drain extension regions. For this to work the junctions must be abrupt, see “CMOS Devices below 0.1 nm: How High Will Performance Go?”, by Y. Taur, et al., pp. 1-4. In particular, for sub 50 nm devices, not only the extension regions near the channel must be abrupt, i.e., less than 4 nm/decade, but the halo profile in proximity to the extension junction must be abrupt, i.e., less than 20 nm/decade. Most of the prior art for the halo formation used a general approach wherein halo dopants are implanted at an angle ranging from 0° to 70° into the channel region. This prior art varied either the dose, halo dopants, or angle of halo implants for improving the device performance. The article “Halo Doping Effects in Submicron DI-LDD Device Design” by Christopher Codella et al. pp. 230-233 describes the optimum halo doses for improving the threshold voltage and the punch-through device characteristics. Punch-through stoppers was also discussed in the U.S. Pat. No. 5,320,974 by Atsushi Hori et al. which is similar to the conventional halo arrangements. The article “A 0.1 nm IHLATI (Indium Halo by Large Angle Tilt Implant) MOSFET for 1.0V Low Power Application” by Young Jin Choi et al. described the use of indium halo and large angle tilt for indium halo implants for improving the short channel characteristics. Other articles are “High Carrier Velocity and Reliability of Quarter-Micron SPI (Self-Aligned Pocket Implantation) MOSEFETs” by A. Hori et al. and “A 0.1-&mgr;m CMOS Technology with Tilt-Implanted Punchthrough Stopper (TIPS)” by T. Hori. None of the prior art focussed attention on improving the abruptness of the halo dopant profiles in the area next to the channel. In these prior art situations, the halo dopants would have suffered enhanced transient diffusion during extension junction and high thermal budget deep source/dran rapid thermal anneal (typically 1000° C. for 5 seconds) . Consequently, these much degraded halos severely compromised their usefulness for improving the short channel device characteristics, and this is especially the case for device channel width below 50 nm. Thus all the prior art approaches provide no means to minimize transient enhanced diffusion of the halo dopants and hence cannot be used to create the abrupt super-halo (<20 nm/decade) in the region next to the channel area.
It is therefore desirable to have an abrupt junction even after annealing.
BRIEF SUMMARY OF THE INVENTION
An apparatus comprises a semiconductor substrate comprising at least one PN junction, dopant atoms disposed within said semiconductor substrate at said PN junction, and a diffusion barrier disposed adjacent at said PN junction.
A process comprises forming a semiconductor PN junction with dopant atoms thereat and forming a diffusion barrier adjacent at said junction.
REFERENCES:
patent: 5320974 (1994-06-01), Hori et al.
patent: 6008099 (1999-12-01), Sultan et al.
patent: 6221724 (2001-04-01), Yu et al.
patent: 6268640 (2001-07-01), Park et al.
patent: 6281532 (2001-08-01), Doyle et al.
High Carrier Velocity Reliability of Quarter-Micron SPI (Self-aligned Pocket Implantation)MOSFETs, 28.3.1-28.3.4 (4 pages).
A 0.1—&mgr;m CMOS Technology with Tilt-Implanted Punchthrough Stopper (TIPS), 4.3.14.3.4 (4 pages).
1997 55thAnnual Device Research Conference Digest, (3 pages).
Halo Doping Effects In Submicron DI-LDD Device Design, (4 pages).
CMOS Devices below 0.1 &mgr;m: How High Will Performance Go?, (4 pages).
August Casey P.
Brewster William M.
Dang Trung
LandOfFree
Super-halo formation in FETs does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Super-halo formation in FETs, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Super-halo formation in FETs will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2899842