Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Patent
1996-03-07
1998-07-28
Bowers, Jr., Charles L.
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
438253, 438396, H01L 218242, H01L 2120
Patent
active
057862494
ABSTRACT:
A method of forming DRAM circuitry includes, a) defining a memory array area on a substrate for formation of first conductivity type DRAM field effect transistors and defining an area peripheral to the array on the substrate for formation of second conductivity type transistors; b) providing a plurality of patterned gate lines within the array area and the peripheral area, the gate lines defining respective source areas and drain areas adjacent thereto; c) providing capacitor storage nodes over selected array source areas; d) providing a capacitor dielectric layer and an electrically conductive capacitor cell plate layer over the storage nodes and the peripheral area; and e) in two separate photomasking and two separate etching steps, etching the cell plate layer to substantially remove cell plate material from the peripheral area and provide bit line contact openings through the cell plate layer to selected drains in the array area. The method further includes, in two separate photomasking and two separate etching steps, collectively a) etching the capacitor cell plate layer to substantially remove cell plate material from the NMOS peripheral area and thereafter doping the NMOS peripheral area with n-type material, and b) etching the capacitor cell plate layer to substantially remove cell plate material from the PMOS peripheral area and thereafter doping the PMOS peripheral area with p-type material.
REFERENCES:
patent: 5026657 (1991-06-01), Lee et al.
patent: 5134085 (1992-07-01), Gilgen et al.
patent: 5283204 (1994-02-01), Rhodes et al.
patent: 5332687 (1994-07-01), Kuroda
patent: 5362666 (1994-11-01), Dennison
patent: 5439835 (1995-08-01), Gonzalez
patent: 5504029 (1996-04-01), Murata et al.
patent: 5605857 (1997-02-01), Jost et al.
patent: 5716862 (1998-02-01), Ahmad et al.
Bowers Jr. Charles L.
Micro)n Technology, Inc.
Thomas Toniae M.
LandOfFree
Method of forming dram circuitry on a semiconductor substrate does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of forming dram circuitry on a semiconductor substrate, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of forming dram circuitry on a semiconductor substrate will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-23058