Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – Having insulated gate
Patent
1997-05-14
2000-10-24
Niebling, John F.
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
Having insulated gate
438261, 438593, H01L 21336
Patent
active
061366471
ABSTRACT:
A method of fabricating an interpoly dielectric layer and a gate oxide layer of a programmable memory device. This method allows a gate oxide layer and a top oxide layer of the interpoly dielectric layer to be formed simultaneously by two consecutive processes, and essentially comprises the following steps: (1) forming a bottom oxide and a nitride layer of the interpoly dielectric layer on a floating gate of the memory device; (2) defining a gate oxide growing region on the interpoly dielectric layer with a photoresist mask; (3) etching the nitride and bottom oxide layer over the area defined as the gate oxide growth region; (4) forming a first oxide layer on the gate oxide growth region and the nitride of the interpoly dielectric layer above the floating gate; and (5) forming a second oxide layer on the first oxide layer to serve simultaneously as part of the top oxide layer of the interpoly dielectric layer and as part of the gate oxide layer.
Lattin Christopher
Niebling John F.
LandOfFree
Method of forming interpoly dielectric and gate oxide in a memor does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Method of forming interpoly dielectric and gate oxide in a memor, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of forming interpoly dielectric and gate oxide in a memor will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1962796