CMOS dynamic random-access memory with active cycle one half pow

Static information storage and retrieval – Read/write circuit – Precharge

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

365205, G11C 700

Patent

active

045846723

ABSTRACT:
A CMOS dynamic RAM is described which uses multiplexing to selectively couple two pairs of bit lines to a single sense amplifier. Both pairs of bit lines are decoupled from the sense amplifier after a word line selects a cell and before sensing occurs in the sense amplifier. Only one pair of bit lines is coupled to the input/output lines of the memory. No dummy cells are employed. The bit lines are charged to one-half the power supply potential. Restoration of potentials on each pair of bit lines occurs at different times, thereby reducing the peak currents to the RAM.

REFERENCES:
patent: 4070590 (1978-01-01), Ieda et al.
patent: 4262342 (1981-04-01), Twan
patent: 4351034 (1982-09-01), Eaton, Jr. et al.
patent: 4451906 (1984-05-01), Ikeda
D. P. Spampinato, "Differential Sense Amplifier", IBM Tech. Disclosure Bulletin, vol. 17, No. 6, Nov. 1974, pp. 1797-1798.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

CMOS dynamic random-access memory with active cycle one half pow does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with CMOS dynamic random-access memory with active cycle one half pow, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and CMOS dynamic random-access memory with active cycle one half pow will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1919254

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.