Memory device resistant to soft errors

Static information storage and retrieval – Read/write circuit – Precharge

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

365190, 365230, G11C 700, G11C 1140

Patent

active

045920265

ABSTRACT:
In a memory device, a plurality of memory cells are connected to bit line pairs. A precharge circuit is controlled by a chip enable signal during a stand-by state and by an address transition detector signal during an active state, to charge the bit line pairs up to a given power source voltage.

REFERENCES:
patent: 4069475 (1978-01-01), Boettcher
patent: 4150441 (1979-04-01), Ando
patent: 4161040 (1979-07-01), Satoh
patent: 4355377 (1982-10-01), Sud et al.
patent: 4417328 (1983-11-01), Ochii
Watanabe et al., "A Battery Backup 64K CMOS RAM with Double Level Aluminum Technology," IEEE International Solid-State Circuits Conference, Digest of Technical Papers, pp. 60-61, Feb. 23, 1983.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Memory device resistant to soft errors does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Memory device resistant to soft errors, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Memory device resistant to soft errors will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1575021

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.