BICMOS latch/driver circuit, such as for a gate array memory cel

Static information storage and retrieval – Read/write circuit – Having particular data buffer or latch

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

36518911, G11C 700

Patent

active

053474872

ABSTRACT:
A BICMOS latch driver L/D is used to implement a BICMOS gate array memory cell (FIG. 2b). The memory cell includes a latch formed by cross-coupled invertors (INV1 and INV2). The driver stage is formed by an NPN transistor Q0 and an n-channel transistor MN3. The relatively stronger bipolar transistor is used to pull the output of the BICMOS latch/driver HI, while, for most applications, the relatively weaker n-channel device has sufficient strength to pull the output low. A WRITE port (WP) that interfaces to the WRITE bitline, and a READ port (RP) that interfaces to the READ bitline.

REFERENCES:
patent: 4995001 (1991-02-01), Dawson et al.
patent: 5093806 (1992-03-01), Tran

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

BICMOS latch/driver circuit, such as for a gate array memory cel does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with BICMOS latch/driver circuit, such as for a gate array memory cel, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and BICMOS latch/driver circuit, such as for a gate array memory cel will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1125633

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.