Power saving buffer circuit buffer bias voltages

Electronic digital logic circuitry – Interface – Logic level shifting

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

326 81, 326121, H03K 190175, H03K 19094

Patent

active

059558938

ABSTRACT:
An embodiment of the invention provides a buffer circuit having reduced power consumption. The buffer circuit comprises a power saving switch coupled to a buffer at a bias node. The buffer has an input that is adapted to receive input voltages at TTL levels, for example, and has an output adapted to provide output voltages at CMOS levels, for example. The power saving switch includes a level shifter and a voltage control circuit both coupled to the bias node. The output voltage of the buffer is fed back to the power saving switch. When the output voltage is at a low CMOS level, the power saving switch uses the voltage control circuit to provide a first bias voltage to the bias node. When the output voltage is at a high CMOS level, the power saving switch uses the level shifter to provide a second bias voltage to the bias node. The second bias voltage is chosen such that it prevents current flow between the bias node and the buffer at a predetermined input cutoff voltage. The level shifter provides a relatively constant second bias voltage by providing a relatively constant voltage shift V.sub.LS between a level shifter reference voltage V.sub.ref and the bias node. In the present embodiment, this voltage shift V.sub.LS is the absolute value of the gate to source threshold voltage of a FET. Accordingly, the second bias voltage is V.sub.ref -V.sub.LS. In one embodiment, the voltage control circuit includes a second level shifter to provide the first bias voltage.

REFERENCES:
patent: 4471242 (1984-09-01), Noufer et al.
patent: 4672243 (1987-06-01), Kirsch
patent: 4717836 (1988-01-01), Doyle
patent: 4786830 (1988-11-01), Foss
patent: 4791323 (1988-12-01), Austin
patent: 4818901 (1989-04-01), Young et al.
patent: 4825106 (1989-04-01), Tipon et al.
patent: 5034623 (1991-07-01), McAdams
patent: 5036226 (1991-07-01), Tonnu et al.
patent: 5144167 (1992-09-01), McClintock
patent: 5151620 (1992-09-01), Lin
patent: 5304867 (1994-04-01), Morris
patent: 5565795 (1996-10-01), Kawano
Veendrick, H., "Short-Circuit Dissipation of Static CMOS Circuitry and Its Impact on the Design of Buffer Circuits", Journal of Solid-State Circuits, vol. SC-19, No. 4, pp. 468-474, Aug. 1984.
Weste, et al., "Principles of CMOS VLSI Design, A Systems Perspective", Addison-Wesley Publishing Company, pp. 43-49 (1985).

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Power saving buffer circuit buffer bias voltages does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Power saving buffer circuit buffer bias voltages, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Power saving buffer circuit buffer bias voltages will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-83650

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.