Impedance calibration period setting circuit and...

Electronic digital logic circuitry – Signal sensitivity or transmission integrity – Bus or line termination

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C326S032000

Reexamination Certificate

active

07821292

ABSTRACT:
An impedance calibration period setting circuit includes a command decoder and an impedance calibration activation signal generator. The command decoder combines external signals to generate a refresh signal. The impedance calibration activation signal generator is configured to generate an impedance calibration activation signal in response to the refresh signal and an address signal. The impedance calibration period setting circuit prevents abnormal changes in an impedance calibration code and reduces current consumption.

REFERENCES:
patent: 5651127 (1997-07-01), Gove et al.
patent: 5717654 (1998-02-01), Manning
patent: 5737748 (1998-04-01), Shigeeda
patent: 5802555 (1998-09-01), Shigeeda
patent: 5831467 (1998-11-01), Leung et al.
patent: 6122214 (2000-09-01), Fujimoto et al.
patent: 6240035 (2001-05-01), Noda et al.
patent: 6246619 (2001-06-01), Ematrudo et al.
patent: 6310814 (2001-10-01), Hampel et al.
patent: 6424586 (2002-07-01), Noda et al.
patent: 6498762 (2002-12-01), Noda et al.
patent: 7019553 (2006-03-01), Blodgett et al.
patent: 7138823 (2006-11-01), Janzen et al.
patent: 7227376 (2007-06-01), Ahmad et al.
patent: 7285979 (2007-10-01), Janzen et al.
patent: 7439762 (2008-10-01), Lee
patent: 7459930 (2008-12-01), Mei
patent: 7463052 (2008-12-01), Blodgett et al.
patent: 7471585 (2008-12-01), Shinozaki et al.
patent: 7477083 (2009-01-01), Fujisawa et al.
patent: 7528626 (2009-05-01), Kim
patent: 7633310 (2009-12-01), Fukushi
patent: 7672184 (2010-03-01), Im et al.
patent: 2002/0031030 (2002-03-01), Choi et al.
patent: 2002/0060944 (2002-05-01), Noda et al.
patent: 2002/0163845 (2002-11-01), Ooishi et al.
patent: 2003/0128599 (2003-07-01), Martin
patent: 2005/0146968 (2005-07-01), Shinozaki et al.
patent: 2006/0109722 (2006-05-01), Martin
patent: 2006/0125516 (2006-06-01), Blodgett et al.
patent: 2006/0285413 (2006-12-01), Shinozaki et al.
patent: 2007/0070727 (2007-03-01), Do et al.
patent: 2007/0132493 (2007-06-01), Fujisawa et al.
patent: 2007/0148796 (2007-06-01), Nakamura et al.
patent: 2007/0174575 (2007-07-01), Lovett
patent: 2007/0195627 (2007-08-01), Kim
patent: 2008/0112246 (2008-05-01), Mei
patent: 2008/0137464 (2008-06-01), Kim
patent: 2008/0211534 (2008-09-01), Jeong et al.
patent: 2008/0219068 (2008-09-01), Kim et al.
patent: 2008/0266933 (2008-10-01), Chen et al.
patent: 2008/0304336 (2008-12-01), Kim et al.
patent: 2009/0256587 (2009-10-01), Kuboyama et al.
patent: 2009/0284281 (2009-11-01), Oh et al.
patent: 2010/0001758 (2010-01-01), Dreps et al.
patent: 2010/0088483 (2010-04-01), Lovett
patent: 2010/0097868 (2010-04-01), Merritt et al.
patent: 2007-116574 (2007-05-01), None
patent: 2007-123987 (2007-05-01), None
patent: 2008-219865 (2008-09-01), None
patent: 2008-228276 (2008-09-01), None
patent: 1020070044790 (2007-04-01), None
patent: 1020070102074 (2007-10-01), None

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Impedance calibration period setting circuit and... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Impedance calibration period setting circuit and..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Impedance calibration period setting circuit and... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-4190646

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.