Semiconductor integrated circuit and method of testing delay...

Computer-aided design and analysis of circuits and semiconductor – Nanotechnology related integrated circuit design

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C716S030000, C716S030000, C714S700000, C714S704000, C714S718000, C713S401000, C713S501000, C702S058000, C327S210000, C327S333000

Reexamination Certificate

active

07571407

ABSTRACT:
A semiconductor integrated circuit comprises: a first area, formed on a semiconductor chip, which operates at a first predetermined voltage and a first predetermined frequency; a second area, formed on the semiconductor chip, which operates at a second voltage and a second frequency lower than the first voltage and the first frequency, respectively, and also operates after a shift to the first voltage and the first frequency; and a third area, formed on the semiconductor chip, which operates at the first voltage and a frequency which operates the second area and transmits and receives signals sent between the first area and the second area; the third area possessing a delay analysis endpoint that can analyze each of a first delay occurring between the first area and the third area and a second delay occurring between the second area and the third area.

REFERENCES:
patent: 5510748 (1996-04-01), Erhart et al.
patent: 5566188 (1996-10-01), Robbins et al.
patent: 5825248 (1998-10-01), Ozawa
patent: 6359492 (2002-03-01), Hipp
patent: 6667648 (2003-12-01), Stout et al.
patent: 6720673 (2004-04-01), Blanco et al.
patent: 6732336 (2004-05-01), Nystrom et al.
patent: 6779163 (2004-08-01), Bednar et al.
patent: 6911855 (2005-06-01), Yin et al.
patent: 7051306 (2006-05-01), Hoberman et al.
patent: 7089443 (2006-08-01), Albonesi et al.
patent: 7093144 (2006-08-01), Skroch
patent: 7251740 (2007-07-01), Newman
patent: 2005/0251775 (2005-11-01), Wood
patent: 2006/0061401 (2006-03-01), Shiratake et al.
patent: 2007/0011643 (2007-01-01), Wang et al.
T. Fujiyoshi et al., “An H.264/MPEG-4 Audio/Visual Codec LSI with Module-Wise Dynamic Voltage/Frequency Scaling,” IEEE International Solid-State Circuits Conference 2005, 7.3, pp. 132-133 and 589.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Semiconductor integrated circuit and method of testing delay... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Semiconductor integrated circuit and method of testing delay..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor integrated circuit and method of testing delay... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-4084306

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.