Automated local clock placement for FPGA designs

Computer-aided design and analysis of circuits and semiconductor – Nanotechnology related integrated circuit design

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C716S030000

Reexamination Certificate

active

10651789

ABSTRACT:
A method (500) of placing local clock nets in a circuit design can include identifying the local clock nets for the circuit design and selecting components corresponding to each local clock net (510,515), and assigning initial locations to each component of the local clock nets (520). The method further can include generating at least one cost function (530, 550) to evaluate (555) different placements of components of the local clock nets. The components (220, 240) of the local clock nets (205) can be annealed (535–575) using one or more of the cost functions to assign locations to each component of the local clock nets.

REFERENCES:
patent: 6111448 (2000-08-01), Shibayama
patent: 6286128 (2001-09-01), Pileggi et al.
patent: 6442743 (2002-08-01), Sarrafzadeh et al.
patent: 6513149 (2003-01-01), Donato
patent: 6578183 (2003-06-01), Cheong et al.
patent: 6583648 (2003-06-01), Cai
patent: 6609228 (2003-08-01), Bergeron et al.
patent: 6851099 (2005-02-01), Sarrafzadeh et al.
patent: 6865726 (2005-03-01), Igusa et al.
patent: 6871328 (2005-03-01), Fung
patent: 7039882 (2006-05-01), Rana et al.
patent: 7143378 (2006-11-01), Nag
patent: 7149994 (2006-12-01), Dasasathyan et al.
patent: 2003/0222872 (2003-12-01), Lin et al.
U.S. Appl. No. 10/651,786, filed Aug. 29, 2003, Dasasathyan et al.
S. Kirkpatrick, C. D. Gelatt, Jr., M. P. Vecchi; “Optimization by Simulated Annealing”; Science; May 13, 1983, vol. 220, No. 4598; pp. 671-680.
Emi Eto et al.; “Local Clocking Resources in Virtex-II Devices”; XAPP609 (v1.2); Jan. 23, 2003; available from Xilinx, Inc., 2100 Logic Drive, San Jose, California 95124; pp. 1-14.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Automated local clock placement for FPGA designs does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Automated local clock placement for FPGA designs, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Automated local clock placement for FPGA designs will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3749587

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.