Tie-high and tie-low circuit

Electronic digital logic circuitry – Signal sensitivity or transmission integrity – Output switching noise reduction

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C326S082000

Reexamination Certificate

active

11064362

ABSTRACT:
A tie-high, tie-low circuit having a tie-high output and a tie-low output comprises a regenerative device to be coupled with both the tie-high and the tie-low outputs, and at least a PMOS device and a NMOS device to be coupled respectively with a high voltage and a low voltage. A diode, a NMOS device, and a PMOS device are used as regenerative devices in three examples. These three examples exhibit improved electrostatic discharge (ESD) tolerance.

REFERENCES:
patent: 5900742 (1999-05-01), Kolze et al.
patent: 6396306 (2002-05-01), Dring et al.
patent: 2006/0092592 (2006-05-01), Huang

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Tie-high and tie-low circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Tie-high and tie-low circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Tie-high and tie-low circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3747466

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.