Methods to resolve hard-to-erase condition in charge...

Static information storage and retrieval – Floating gate – Particular biasing

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S185300, C365S185280

Reexamination Certificate

active

11359044

ABSTRACT:
A method for operating a nitride trapping memory cell is provided to resolve hard-to-erase condition by employing a reset technique to eliminate or reduce the number of electrons in the middle of a junction region. When a hard-to-erase condition is detected after a series of program and erase cycles, such as 500 or 100 program and erase cycles, a substrate transient hot hole (STHH) reset operation is applied. The substrate transient hot hole reset injects holes that are far away junction than band-to-band tunneling hot hole (BTBTHH) injection such that the STHH reset on cycle endurance is able to maintain a desirable cycle window to eliminate or reduce the hard-to erase condition in subsequent program and erase cycles.

REFERENCES:
patent: 5270969 (1993-12-01), Iwahashi
patent: 5428568 (1995-06-01), Kobayashi et al.
patent: 5448517 (1995-09-01), Iwahashi
patent: 5602789 (1997-02-01), Endoh et al.
patent: 5694356 (1997-12-01), Wong et al.
patent: RE35838 (1998-07-01), Momodomi et al.
patent: 6023423 (2000-02-01), Aritome
patent: 6067251 (2000-05-01), Hirano
patent: 6075727 (2000-06-01), Morton et al.
patent: 6215148 (2001-04-01), Eitan
patent: 6363013 (2002-03-01), Lu et al.
patent: 6396741 (2002-05-01), Bloom et al.
patent: 6445617 (2002-09-01), Sakakibara
patent: 6496417 (2002-12-01), Shiau et al.
patent: 6538923 (2003-03-01), Parker
patent: 6556481 (2003-04-01), Hsu et al.
patent: 6643181 (2003-11-01), Sofer et al.
patent: 6643185 (2003-11-01), Wang et al.
patent: 6683811 (2004-01-01), Ishii et al.
patent: 6690601 (2004-02-01), Yeh et al.
patent: 6714457 (2004-03-01), Hsu et al.
patent: 6721204 (2004-04-01), Yeh et al.
patent: 6829175 (2004-12-01), Tsai et al.
patent: 6834012 (2004-12-01), He et al.
patent: 6836435 (2004-12-01), Li
patent: 6937511 (2005-08-01), Hsu et al.
patent: 6977843 (2005-12-01), Hamaguchi et al.
patent: 7164603 (2007-01-01), Shih et al.
patent: 2004/0084714 (2004-05-01), Ishii et al.
patent: 2004/0145024 (2004-07-01), Chen et al.
patent: 2005/0237801 (2005-10-01), Shih
patent: 2005/0237809 (2005-10-01), Shih et al.
patent: 2005/0237813 (2005-10-01), Zous et al.
patent: 2005/0237815 (2005-10-01), Lue et al.
patent: 2005/0237816 (2005-10-01), Lue et al.
patent: 2005/0281085 (2005-12-01), Wu
patent: 2006/0039219 (2006-02-01), Sofer et al.
patent: 2006/0044934 (2006-03-01), Wong et al.
patent: 2006/0050562 (2006-03-01), Cernea et al.
patent: 2006/0198190 (2006-09-01), Lue
patent: 09162313 (1997-06-01), None
patent: 11233653 (1999-08-01), None
patent: WO 94/28551 (1994-12-01), None
Bude et al. “Secondary Electron Flash—a High Performance, Low Power Flash Technology for 0.35 um and Below” IEEE 1997, pp. 11.3.1-11.3.4.
Chang et al. “A New SONOS Memory Using Source-Side Injection for Programming” IEEE Electron Device Letters, vol. 19, No. 7, Jul. 1998, pp. 253-255.
Lee et al. “A Novel SONOS Structure of SiO2/SiN/AlzO3 with TaN Metal Gate for Multi-Giga Bit Flash Memeries” IEEE 2003, consisting of 4 pages.
Liu et al. “A New Programming Technique for Flash Memory Devices” International Symposium on VLSI Technology, Systems and Applications, Jun. 8-10, 1999, pp. 195-198.
White et al. “On the Go SONOS” IEEE Circuits & Devices Jul. 2000, pp. 22-31.
Yeh et al. “Novel Operation Schemes to Improve Device Reliability in a Localized Trapping Storage SONOS-type Flash Memory”, IEEE 2003, pp. 7.5.1-7.5.4.
Sim et al. “BAVI-Cell: A Novel High-Speed 50 nm SONOS Memory With Band-to-Band Tunneling Initiated Avalanche Injection Mechanism” 2005 Symposium on VLSI Technology Digest of Technical Papers, pp. 122-123.
Shih et al. “A Novel 2bit/cell Nitride Storage Flash Memory with Greater Than 1M P/E-cycle Endurance” IEEE 2004, pp. 36.3.1-36.3.4.
Cho et al. “Simultaneous Hot-Hole Injection at Drain and Source for Efficient Erase and Excellent Endurance in SONOS Flash EEPROM Cells” IEEE Electron Device Letters, vol. 24, No. 4, Apr. 2003, pp. 260-262.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Methods to resolve hard-to-erase condition in charge... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Methods to resolve hard-to-erase condition in charge..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Methods to resolve hard-to-erase condition in charge... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3724279

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.