High voltage level translator

Electronic digital logic circuitry – Clocking or synchronizing of logic stages or gates – Field-effect transistor

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C326S068000, C326S095000, C327S333000, C327S111000

Reexamination Certificate

active

07019560

ABSTRACT:
A circuit for controlling a piezoelectric transducer includes an N-channel FET having a gate electrode, a drain electrode coupled to a high voltage signal source Vpp, wherein Vpp is a positive going pulse train, and a source electrode coupled to an output Vcntrl for controlling the transducer and a charging circuit, responsive to a low voltage input signal Vpp_sel, for charging the FET gate to a bias voltage greater than the FET's threshold voltage while Vpp is near zero volts and for maintaining the bias voltage on the FET gate while Vpp ramps up to a value greater than the bias voltage and until Vpp_sel is removed. The control circuit reduces switching time and reduces current spikes in the power supplies to the chip.

REFERENCES:
patent: 5263173 (1993-11-01), Gleason
patent: 5502468 (1996-03-01), Knierim
patent: 5867049 (1999-02-01), Mohd

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

High voltage level translator does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with High voltage level translator, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High voltage level translator will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3574484

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.