High efficiency redundancy architecture in SRAM compiler

Static information storage and retrieval – Read/write circuit – Bad bit

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S225700

Reexamination Certificate

active

06930934

ABSTRACT:
A yield enhancement circuit substitutes a redundant sub-circuit for a faulty sub-circuit in an integrated circuit such as memory. The yield enhancement circuit has a plurality of fault indication devices, which is associated with one sub circuit of the integrated circuits such that one fault indication device is activated to generate a fault signal to express the existence of a fault within the faulty sub-circuit. Additionally selected adjacent fault indication devices generate the fault signal to express the existence of the fault within the faulty circuit. A fault detection device determines the existence of the faulty sub-circuit and transmits a redundancy implementation signal to a plurality of redundancy activation circuits. Each redundancy activation circuit selectively transfers input/output signals to a designated path dependent on the expression of the existence of a fault within the integrated circuit.

REFERENCES:
patent: 3753235 (1973-08-01), Daughton et al.
patent: 4691301 (1987-09-01), Anderson
patent: 4807191 (1989-02-01), Flannagan
patent: 5124948 (1992-06-01), Takizawa et al.
patent: 5134584 (1992-07-01), Boler et al.
patent: 5199035 (1993-03-01), Lopez et al.
patent: 5257229 (1993-10-01), McClure et al.
patent: 5430679 (1995-07-01), Hiltebeitel et al.
patent: 5612918 (1997-03-01), McClure
patent: 5742556 (1998-04-01), Tavrow et al.
patent: 5923601 (1999-07-01), Wendell
patent: 6067262 (2000-05-01), Irrinki et al.
patent: 6130851 (2000-10-01), Ichikawa
patent: 6512708 (2003-01-01), Hsuan et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

High efficiency redundancy architecture in SRAM compiler does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with High efficiency redundancy architecture in SRAM compiler, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High efficiency redundancy architecture in SRAM compiler will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3476057

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.