Phase detector and phase locked loop circuit

Pulse or digital communications – Synchronizers – Phase displacement – slip or jitter correction

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S023000, C327S141000, C327S157000

Reexamination Certificate

active

06934349

ABSTRACT:
There is disclosed a phase detector and phase locked loop circuit in which a maximum operation frequency is high. The phase detector of the present invention comprises three S-R flip-flops each of which comprises two NAND gates, a NAND gate connected to an input terminal of the S-R flip-flop, and an inverter. Even when a phase difference between a reference clock signal and a clock signal is large, UP and DOWN signals can be outputted in accordance with the phase difference between both signals, and therefore the maximum operation frequency can be set to be higher than that of a conventional phase detector.

REFERENCES:
patent: 4819081 (1989-04-01), Volk et al.
patent: 5705947 (1998-01-01), Jeong
patent: 58-164311 (1983-09-01), None
patent: 63-229912 (1988-09-01), None
patent: 2000-13222 (1998-06-01), None

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Phase detector and phase locked loop circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Phase detector and phase locked loop circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Phase detector and phase locked loop circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3470800

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.