Methods for fabricating a triple-gate MOSFET transistor

Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – On insulating substrate or layer

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S287000, C257S331000, C257S320000

Reexamination Certificate

active

06927106

ABSTRACT:
Fabrication methods are presented in which a semiconductor body is deposited in a cavity of a temporary form structure above a semiconductor starting structure. The formed semiconductor body can be epitaxial silicon deposited in the form cavity over a silicon substrate, and includes three body portions, two of which are doped to form source/drains, and the other forming a transistor channel that overlies the starting structure. A gate structure is formed along one or more sides of the channel body portion to create a MOS transistor.

REFERENCES:
patent: 5804848 (1998-09-01), Mukai
patent: 5899710 (1999-05-01), Mukai
patent: 6670248 (2003-12-01), Ang et al.
patent: 6716684 (2004-04-01), Krivokapic et al.
patent: 6727546 (2004-04-01), Krivokapic et al.
patent: 2003/0136963 (2003-07-01), Krivokapic et al.
“25nm CMOS Omega FETs”, IEEE, Fu-Liang Yang, Hao-Yu Chen, Fang-Cheng Chen, Chang-Chuan Huang, Chang-Yun Chang, Hsien-Krang Chiu, Chi-Chuang Lee, Chi-Chun Chen, Huan-Tsuang Huang, Chih-Jian Chen Hun-Jan Tao, Yee-Chia Yeo, Mong-Song Liang and Chenming Hu, 2002, 4 pgs.
“SOI Devices for Sub-0.1 μm Gate Lengths”, PROC. 23rdInternational Conference on Microelectronics (Miel 2002), vol. 1, NIS, Yugoslavia, May 12-15, 2002, J.P. Colinge, J.T. Park and C.A. Colinge, pp. 109-113.
“Advanced Depleted-Substrate Transistors: Single-Gate, Double-Gate and Tri-Gate”, 2002 International Conference on Solid State Devices and Materials (SSDM 2002, Nagoya, Japan, Robert Chau, Brian Doyle, Jack Kavalieros, Douglas Barlage, Anand Murthy, Mark Doczy, Rafail Rios, Tom Linton, Reza Arghavani, Ben Jin, Suman Datta and Scott Hareland, pp. 1-23.
“Beyond the Conventional Transistor”, IBM J. Res. & Diev., vol. 46, No. 2/3, Mar./May 2002, H.-S.P. Wong, pp. 133-168.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Methods for fabricating a triple-gate MOSFET transistor does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Methods for fabricating a triple-gate MOSFET transistor, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Methods for fabricating a triple-gate MOSFET transistor will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3470083

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.