Method for analyzing path delays in an IC clock tree

Computer-aided design and analysis of circuits and semiconductor – Nanotechnology related integrated circuit design

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C716S030000

Reexamination Certificate

active

06981233

ABSTRACT:
A macro-cell is incorporated into an integrated circuit (IC) design to describe a fixed arrangement of cells to be included in the IC. The IC includes a clock tree for delivering a clock signal from its root to all clocked devices (sinks) within the IC external to the macro-cell, and to a root of a clock tree subtree included within the macro-cell for delivering the clock signal from its root to sinks residing within the macro-cell. A model of the subtree depicts the maximum and minimum delays of the clock signal's rising and falling edges between the subtree root and the sinks within the macro-cell as functions of the clock signal's rising and falling edge transition times as they arrives at the subtree root and also as functions of the relative amount of delay the rising and falling edges experience as they pass from the clock tree root to the subtree root. A clock tree synthesis tool uses the subtree model to determine the maximum and minimum rising and falling edge path delays though the subtree when estimating the maximum and minimum amounts by which the clock tree delays the clock signal's rising and falling edges as they pass from the clock tree root to any sink of the IC.

REFERENCES:
patent: 5883808 (1999-03-01), Kawarabayashi
patent: 5963728 (1999-10-01), Hathaway et al.
patent: 6073246 (2000-06-01), Song et al.
patent: 6550045 (2003-04-01), Lu et al.
patent: 6574781 (2003-06-01), Harada et al.
patent: 6701507 (2004-03-01), Srinivasan
patent: 6763513 (2004-07-01), Chang et al.
patent: 6782519 (2004-08-01), Chang et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method for analyzing path delays in an IC clock tree does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method for analyzing path delays in an IC clock tree, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for analyzing path delays in an IC clock tree will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3469066

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.