Method for trench isolation by selective deposition of low...

Active solid-state devices (e.g. – transistors – solid-state diode – Integrated circuit structure with electrically isolated... – Including dielectric isolation means

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S428000

Reexamination Certificate

active

06888212

ABSTRACT:
A method of forming isolation regions in a silicon substrate comprising the steps of forming a trench in the silicon substrate, filling the trench with a silanol polymer material then heating the silanol polymer material so that silicon dioxide is formed in the trench and thereby forms the isolation region. In the preferred embodiment, the silicon substrate is covered by a masking stack which is then etched to expose the underlying silicon substrate. The silicon substrate is then etched to form the trench and the silanol polymer material is deposited in the trench and fills the trench from the bottom up thereby avoiding divots and other defects. The silanol polymer grows faster on the silicon substrate than it does on the nitride. After the silanol polymer is reacted to form the silicon dioxide, CMP polishing is then used to remove the remaining masking stack and silicon dioxide above the surface of the silicon substrate.

REFERENCES:
patent: 4502914 (1985-03-01), Trumpp et al.
patent: 5028566 (1991-07-01), Lagendijk
patent: 5087586 (1992-02-01), Chan et al.
patent: 5156881 (1992-10-01), Okano et al.
patent: 5169491 (1992-12-01), Doan
patent: 5191509 (1993-03-01), Wen
patent: 5302233 (1994-04-01), Kim et al.
patent: 5366590 (1994-11-01), Kadomura
patent: 5470783 (1995-11-01), Chiu et al.
patent: 5470798 (1995-11-01), Ouellet
patent: 5516721 (1996-05-01), Galli et al.
patent: 5530293 (1996-06-01), Cohen et al.
patent: 5565376 (1996-10-01), Lur et al.
patent: 5719085 (1998-02-01), Moon et al.
patent: 5763954 (1998-06-01), Hyakutake
patent: 5776557 (1998-07-01), Okano et al.
patent: 5786039 (1998-07-01), Brouquet
patent: 5811849 (1998-09-01), Matsuura
patent: 5851900 (1998-12-01), Chu et al.
patent: 5883006 (1999-03-01), Iba
patent: 5985770 (1999-11-01), Sandhu et al.
patent: 6030881 (2000-02-01), Papasouliotis et al.
patent: 6051477 (2000-04-01), Nam
patent: WO 9401885 (1994-01-01), None
patent: 56043743 (1981-04-01), None
patent: 59058837 (1984-04-01), None
Encyclopedia of Chemical Technology, Kirk-Othmer, vol. 11. pp; 791-792.
“Isolation Technologies for Integrated Circuits”, Silicon Processing for the VLSI ERA, vol. II. pp. 12-83.
Kiermasz et al Planarisation for Sub Micron Devices Utilising a New Chemistry DUMIC Conference 1995.
McClatchie et al Low Dielectric Constant Flowfill Technology for IMD Applications undated.
Beekman et al Sub-Micron Gap Fill and In-Situ Planarisation Using Flowfill Technology ULSI Conference 1995.
Stanley Wolf Silicon Processing for the VSLI Era vol. 2 Lattice Press p. 215, 1990.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method for trench isolation by selective deposition of low... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method for trench isolation by selective deposition of low..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for trench isolation by selective deposition of low... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3452998

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.