SOI CMOS device with reduced DIBL

Semiconductor device manufacturing: process – Introduction of conductivity modifying dopant into... – Ion implantation of dopant into semiconductor region

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S542000, C438S290000, C438S217000, C257S347000

Reexamination Certificate

active

06872640

ABSTRACT:
CMOS devices formed with a Silicon On Insulator (SOI) technology with reduced Drain Induced Barrier Lowering (DIBL) characteristics and a method for producing the same. The method involves a high energy, high dose implant through openings in a masking layer and through channel regions of the p- and n-wells, into the insulator layer, thereby creating a borophosphosilicate glass (BPSG) diffusion source within the insulation layer underlying the gate regions of the SOI wafer substantially between the source and drain. Backend high temperature processing steps induce diffusion of the dopants contained in the diffusion source into the p- and n-wells, thereby forming asymmetric retrograde dopant profiles in the channel under the gate. The method can be selectively applied to selected portions of a wafer to tailor device characteristics, such as for memory cells.

REFERENCES:
patent: 4199773 (1980-04-01), Goodman et al.
patent: 5024965 (1991-06-01), Chang et al.
patent: 5112766 (1992-05-01), Fujii et al.
patent: 5164805 (1992-11-01), Lee
patent: 5166765 (1992-11-01), Lee et al.
patent: 5231045 (1993-07-01), Miura et al.
patent: 5315144 (1994-05-01), Cherne
patent: 5501993 (1996-03-01), Borland
patent: 5528063 (1996-06-01), Blanchard
patent: 5599728 (1997-02-01), Hu et al.
patent: 5614433 (1997-03-01), Mandelman
patent: 5930630 (1999-07-01), Hshieh et al.
patent: 5942781 (1999-08-01), Burr et al.
patent: 5960275 (1999-09-01), So et al.
patent: 6037617 (2000-03-01), Kumagai
patent: 6268630 (2001-07-01), Schwank et al.
patent: 6503783 (2003-01-01), Mouli
patent: 20020089032 (2002-07-01), Huang
Park et al., “Dopant Redistribution in SOI during RTA: A Study on Doping in Scaled-down Si Layers”,IEEE, 1999, pp 14.2.1 through 14.2.4.
“A.1.3.2 Spurious Effects In Sub-Micron MOSFETs”, http://www.iue.tuwien.ac.at/diss/schrom/diss
ode90.html.
“2.7.2 Threshold Control”, http://www.iue.tuwien.ac.at/diss/schrom/diss
ode26.html.
“Random discrete dopant fluctuation; Ultra-thin channel SOI”, http://www.research.ibm.com/0.1um/pwong.html.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

SOI CMOS device with reduced DIBL does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with SOI CMOS device with reduced DIBL, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and SOI CMOS device with reduced DIBL will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3402946

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.