Semiconductor memory having storage cells storing multiple...

Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S314000, C438S257000

Reexamination Certificate

active

06812518

ABSTRACT:

This nonprovisional application claims priority under 35 U.S.C. §119(a) on Patent Application No. 2001-336822 and 2002-303845 filed in JAPAN on Nov. 1, 2001 and Oct. 18, 2002, which is herein incorporated by reference.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a transistor, a semiconductor memory including the same, and a method of manufacturing a transistor. More particularly, the present invention relates to a technology useful for a semiconductor memory having storage cells each storing multiple bits.
2. Description of the Background Art
Today, nonvolatile memories including EEPROMs (Electrically Erasable Programmable Read-Only Memories) are widely applied to, e.g. mobile telephones. An EEPROM, for example, usually allows only one bit of information to be stored in each storage cell transistor. However, to promote size reduction of the device, there should preferably be implemented the multiple-bit configuration of a cell transistor that allows two or more bits of information to be stored in the cell transistor.
FIG. 29
of the drawings shows a storage cell transistor with a multiple-bit configuration taught in U.S. Pat. No. 6,011,725 by way of example. As shown, the cell transistor, generally
1
, has a so-called MONOS (Metal Oxide Nitride Oxide Semiconductor) structure made up of a control gate electrode (metal)
7
, a silicon oxide layer (oxide)
6
, a silicon nitride layer (nitride)
5
, a silicon oxide layer (oxide)
4
, and a P type silicon substrate (semiconductor)
2
in the order.
In the cell transistor
1
, N type source/drain regions
3
and
8
each selectively become a source or a drain electrode at various stages of a write-in or a read-out sequence. In other words, it is indefinite which of the source/drain regions
3
and
8
functions as a source or a drain electrode. In the following description, one of the source/drain regions
3
and
8
that discharges an electric carrier, which may be electrons in this specific case, and the other region will be referred to as a source and a drain region, respectively.
FIG. 30A
demonstrates how data is written to the storage cell transistor
1
. As shown, the source region
8
is grounded while suitable positive voltages V
D1
and V
G1
are applied to the drain region
3
and the control gate
7
, respectively. In this condition, an electric field is established between the source region
8
and the drain region
3
and accelerates electrons, so that hot electrons are generated in the vicinity of the drain region
3
. The hot electrons thus generated are injected into the silicon nitride layer
5
over the potential barrier formed by the silicon oxide layer
4
due to the collision thereof against phonons and the positive potential of the control gate electrode
7
. Because the silicon nitride layer
5
is not electrically conductive, the hot electrons injected into the silicon nitride layer
5
localize in the vicinity of the drain region
3
, forming a right bit
9
a
of information stored. This storage condition is representative of a stored-bit state (1, 0).
FIG. 30B
shows a condition wherein the source and drain voltages of
FIG. 30A
are replaced with each other. As shown, the hot electrons injected into the silicon nitride layer
5
localize in the vicinity of the drain region
8
, forming a left bit
9
b
of information stored. This sets up a storage state (0, 1).
FIGS. 31A through 31D
show four different logical storage states available with the cell transistor
1
. As shown in
FIG. 31A
, when electrons are not stored in either one of the right and left bit positions, a state (1, 1) is set up. As shown in
FIG. 31D
, when electrons are stored in both of the right and left bit positions, a state (0, 0) is set up. In this manner, the cell transistor
1
allows two-bit data to be stored therein. To read out the data from the cell transistor
1
, the voltages applied to the source region
8
and drain region
3
are replaced with each other from write-in condition to measure a drain current two times while each drain current measured is compared with a reference current value, as will be described more specifically hereinafter.
In the state (0, 0) shown in
FIG. 31D
, electrons localize at both of the right and left bit positions
9
a
and
9
b
, so that the potential of the silicon nitride layer
5
is lowest among the four states. Consequently, the threshold voltage of the cell transistor
1
becomes highest and causes substantially no drain current to flow. The value of the drain current remains the same even when the voltages applied to the source region
8
and drain region
3
are replaced, and is almost zero. As a result, the drain currents sequentially measured both are determined to be smaller than the reference current.
In the state (1, 1) shown in
FIG. 31A
, electrons are absent from both of the right and left bit positions
9
a
and
9
b
, so that the potential of the silicon nitride layer
5
is highest among the four states. Therefore, the threshold voltage of the transistor
1
becomes lowest among the four states, causing the greatest drain current to flow. The value of the drain current remains the same even when the source region
8
and drain region
3
are replaced with each other, and is greatest among the four states. As a result, the drain currents measured one after the other are both determined to be greater than the reference current.
On the other hand, in the states (1, 0) and (0, 1) shown in
FIGS. 31B and 31C
, respectively, electrons localize at only one of the right and left bit positions, making the cell transistor
1
asymmetrical in the right-and-left direction with respect to potential distribution. The drain currents sequentially measured are different from each other when the voltages applied to the source region
8
and drain region
3
are replaced. It is therefore possible to distinguish the states (1, 0) and (0, 1) by determining which of the two drain currents sequentially measured is greater or smaller than the reference current.
However, the cell transistor
1
with the structure described above has some problems left unsolved, as will be described hereinafter. First, in the event of write-in, see
FIGS. 30A and 30B
, to allow hot electrons to be injected into the silicon nitride layer
5
, the high voltage V
G1
must be applied to the control gate
7
. More specifically, for the injection of hot electrons, it is necessary to tunnel hot electrons from the conduction band of the silicon substrate
2
to the conduction band of the silicon oxide layer
4
. An energy difference between the above two conduction bands is about 3.2 electron volts (eV). However, the hot electrons lose energy on colliding against phonons present in the silicon substrate
2
and cannot be tunneled between the two conduction bands mentioned above even if a voltage of 3.2 volts (V) is applied to the control gate
7
. In practice, therefore, the voltage V
G1
applied to the control gate
7
must be as high as 12 V to 13 V.
While the above high voltage is expected to be applied to the control gate
7
from a highly voltage-resistant transistor included in a decoder circuit, not shown, such a transistor cannot be miniaturized because miniaturization would cause punch-through to occur between the source and the drain electrode of the transistor. It is therefore impossible with the prior art structure described above to reduce the chip size of the entire EEPROM including the decoder circuit.
Second, the current window for distinguishing the drain currents is smaller when the state (1, 0) or (0, 1) is sensed. A current window refers to a difference between the drain currents measured one after the other by replacing the voltages applied to the source and drain regions
3
and
8
in the event of sensing the states (1, 0) and (0, 1) The current window definitely opens when electrons distinctly localize at the right end or the left end of the silicon nitride layer
5
, i.e. when the cell transistor
1
is clearly asymmetrical in the right-and-left direction

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Semiconductor memory having storage cells storing multiple... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Semiconductor memory having storage cells storing multiple..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor memory having storage cells storing multiple... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3358097

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.