Semiconductor device with SI-GE layer-containing low...

Active solid-state devices (e.g. – transistors – solid-state diode – Including semiconductor material other than silicon or... – Containing germanium – ge

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S384000, C257S751000, C257S753000

Reexamination Certificate

active

06770954

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a semiconductor device with a metal/semiconductor interface, and more particularly to a semiconductor device in which a low resistance, tunable contact is formed by means of using a Si
x
Ge
1−x
(0<x<1) layer.
2. Description of the Prior Art
It has been customary in modern semiconductor manufacturing technique to form MS (metal-semiconductor) contact by forming is either an Ohmic contact or a diffusion contact. The former technique is performed by implanting dopants into the MS interface layer to a concentration above solid solubility limit (i.e. N(n,p)>10
20
cm
−3
) to form a tunneling barrier. On the other hand, the latter technique is performed by diffusing dopants into the interface layer to lower the Schottky Barrier Height (SBH).
Silicon, a frequently used semiconductor, has a high intrinsic SBH (or Eg (energy gap)), Eg=1.11 eV. Therefore, when silicon is used, a relatively high doping concentration is required at the MS interface layer, which is usually performed using high-energy implantation, to lower the SBH in order to form a better contact. However, the high-energy implantation results in unwanted deep contact junctions, which subjects the device to short channel effect (SCE) or punch-through (leakage).
SUMMARY OF THE INVENTION
An object of the present invention is to solve the above-mentioned problems and provide a semiconductor device having a metal/semiconductor interface with low resistance contact.
Another object of the present invention is to provide a process to form a low resistance contact at a metal/semiconductor interface using moderate doping requirements, which in turn protect the device from short channel effect and leakage.
A further object of the present invention is to provide a low resistance, tunable contact suitable for CMOS devices.
To achieve the above objects, the semiconductor device of the present invention includes a semiconductor substrate; a dielectric layer on the semiconductor substrate, having a contact opening exposing the semiconductor substrate; a Si
x
Ge
1−x
-layer formed within the contact opening, wherein 0<x<1; and a metal plug over the Si
x
Ge
1−x
layer filling the contact opening.
The present invention also provides a process to form a metal contact at a metal/semiconductor interface. First, a dielectric layer is formed on a semiconductor substrate. A contact opening is formed in the dielectric layer to expose the semiconductor substrate. A Si
x
Ge
1−x
layer is formed in the contact opening, wherein 0<x<1. Finally, a metal plug is filled over the Si
x
Ge
1−x
layer into the contact opening.


REFERENCES:
patent: 5563448 (1996-10-01), Lee et al.
patent: 6075291 (2000-06-01), Thakur
patent: 6184098 (2001-02-01), Noguchi
patent: 6376368 (2002-04-01), Jung et al.
patent: 6511905 (2003-01-01), Lee et al.
patent: 6521956 (2003-02-01), Lee

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Semiconductor device with SI-GE layer-containing low... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Semiconductor device with SI-GE layer-containing low..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor device with SI-GE layer-containing low... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3341291

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.